From WikiChip
Difference between revisions of "intel/microarchitectures/tiger lake"
< intel‎ | microarchitectures

Line 8: Line 8:
 
|process=10 nm
 
|process=10 nm
 
|isa=x86-64
 
|isa=x86-64
 
+
|predecessor=Ice Lake
|predecessor=Icelake
+
|predecessor link=intel/microarchitectures/ice lake
|predecessor link=intel/microarchitectures/icelake
+
|successor=Alder Lake
|successor=Sapphire Rapids
+
|successor link=intel/microarchitectures/alder lake
|successor link=intel/microarchitectures/sapphire rapids
+
|contemporary=Sapphire Rapids
 +
|contemporary link=intel/microarchitectures/sapphire rapids
 
|succession=Yes
 
|succession=Yes
 
}}
 
}}

Revision as of 22:41, 5 April 2018

Edit Values
Tigerlake µarch
General Info
Arch TypeCPU
DesignerIntel
ManufacturerIntel
Introduction2019
Process10 nm
Instructions
ISAx86-64
Succession
Contemporary
Sapphire Rapids

Tigerlake (TGL) is a planned microarchitecture by Intel as a successor to Icelake. Tigerlake is expected to be fabricated using a 10 nm process. Tigerlake is the "Optimization" microarchitecture as part of Intel's PAO model.

Process Technology

Main article: Cannon Lake § Process Technology

Tigerlake is set to use the same 10 nm process that was designed for Cannon Lake.

Architecture

Not much is known about Tigerlake's architecture.

Key changes from Icelake

Symbol version future.svg Preliminary Data! Information presented in this article deal with future products, data, features, and specifications that have yet to be finalized, announced, or released. Information may be incomplete and can change by final release.


See also

codenameTiger Lake +
core count2 +, 4 +, 6 + and 8 +
designerIntel +
first launchedSeptember 2, 2020 +
full page nameintel/microarchitectures/tiger lake +
instance ofmicroarchitecture +
instruction set architecturex86-64 +
manufacturerIntel +
microarchitecture typeCPU +
nameTiger Lake +
pipeline stages (max)19 +
pipeline stages (min)14 +
process10 nm (0.01 μm, 1.0e-5 mm) +