From WikiChip
Difference between revisions of "intel/microarchitectures/tiger lake"
Line 7: | Line 7: | ||
|introduction=2019 | |introduction=2019 | ||
|process=10 nm | |process=10 nm | ||
+ | |isa=x86-64 | ||
+ | |||
|predecessor=Icelake | |predecessor=Icelake | ||
|predecessor link=intel/microarchitectures/icelake | |predecessor link=intel/microarchitectures/icelake |
Revision as of 18:40, 30 November 2017
Edit Values | |
Tigerlake µarch | |
General Info | |
Arch Type | CPU |
Designer | Intel |
Manufacturer | Intel |
Introduction | 2019 |
Process | 10 nm |
Instructions | |
ISA | x86-64 |
Succession | |
Tigerlake (TGL) is a planned microarchitecture by Intel as a successor to Icelake. Tigerlake is expected to be fabricated using a 10 nm process. Tigerlake is the "Optimization" microarchitecture as part of Intel's PAO model.
Process Technology
- Main article: Cannonlake § Process Technology
Tigerlake is set to use the same 10 nm process that was designed for Cannonlake.
Architecture
Not much is known about Tigerlake's architecture.
Key changes from Icelake
See also
Facts about "Tiger Lake - Microarchitectures - Intel"
codename | Tigerlake + |
designer | Intel + |
first launched | 2019 + |
full page name | intel/microarchitectures/tiger lake + |
instance of | microarchitecture + |
manufacturer | Intel + |
microarchitecture type | CPU + |
name | Tigerlake + |
process | 10 nm (0.01 μm, 1.0e-5 mm) + |