From WikiChip
Difference between revisions of "intel/atom x3/x3-c3200rk"
Line 62: | Line 62: | ||
== Cache == | == Cache == | ||
{{cache info | {{cache info | ||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
|l2 cache=2 MB | |l2 cache=2 MB | ||
|l2 break=2x1 MB | |l2 break=2x1 MB | ||
− | |||
|l2 extra=(per 2 cores) | |l2 extra=(per 2 cores) | ||
− | |l3 cache=0 | + | |l3 cache=0 KiB |
|l3 desc=No L3$ | |l3 desc=No L3$ | ||
}} | }} |
Revision as of 00:41, 19 September 2016
Template:mpu The x3-C3200RK is a quad-core 64-bit system-on-chip designed by Intel and introduced in March 2015. This chip is identical to the x3-C3230RK except for its networking capabilities which are limited to WiFi only. This chip operates at 1.1 GHz and manufactured in 28 nm process designed for entry-level smart phones. This SoC integrates an Arm Mali-450 MP4 GPU.
Contents
Cache
Cache Info [Edit Values] | ||
L2$ | 2 MB "MB" is not declared as a valid unit of measurement for this property. |
2x1 MB (per 2 cores) |
L3$ | 0 KiB 0 MiB 0 B 0 GiB |
No L3$ |
Graphics
Integrated Graphic Information | |
GPU | Mali-450 MP4 |
Displays | 1 |
Frequency | 600 MHz 0.6 GHz
600,000 KHz |
Output | DSI |
OpenGL ES | 2.0 |
Max DSI Res | 1920x1080 @60 Hz |
Memory controller
Integrated Memory Controller | |
Type | LPDDR2-1066, LPDDR3-1066, DDR3L-1333 |
Controllers | 1 |
Channels | 1 |
ECC Support | No |
Max bandwidth | 4,200 MB/s |
Max memory | 2,048 MB |
Input/Output
- USB Revision: 2.0 OTG
- USB Ports: 1
- GP I/O: 4x I2C
- UART: 2x USIF
- GLONASS
Storage
- eMMC 4.51
Features
Networking
- RF Transceiver: A-GOLD 620
- Wi-Fi: 802.11 B/G/N
- Protocol Stack: Intel Release 9 Protocol Stack
ISP/Camera
- Up to 13 MP/5 MP
Facts about "Atom x3-C3200RK - Intel"
base frequency | 1,100 MHz (1.1 GHz, 1,100,000 kHz) + |
core count | 4 + |
core name | SoFIA + |
designer | Intel + |
family | Atom x3 + |
first announced | March 4, 2015 + |
first launched | March 4, 2015 + |
full page name | intel/atom x3/x3-c3200rk + |
has feature | integrated gpu +, Advanced Encryption Standard Instruction Set Extension + and Burst Performance Technology + |
has intel burst performance technology | true + |
has locked clock multiplier | true + |
has x86 advanced encryption standard instruction set extension | true + |
instance of | microprocessor + |
integrated gpu | Mali-450 MP4 + |
integrated gpu base frequency | 600 MHz (0.6 GHz, 600,000 KHz) + |
l2$ size | 2 MiB (2,048 KiB, 2,097,152 B, 0.00195 GiB) + |
l3$ description | No L3$ + |
l3$ size | 0 MiB (0 KiB, 0 B, 0 GiB) + |
ldate | March 4, 2015 + |
manufacturer | TSMC + |
market segment | Mobile + |
max cpu count | 1 + |
max memory | 2,048 MiB (2,097,152 KiB, 2,147,483,648 B, 2 GiB, 0.00195 TiB) + |
max operating temperature | 85 °C + |
microarchitecture | Silvermont + |
min operating temperature | -25 °C + |
model number | x3-C3200RK + |
name | Atom x3-C3200RK + |
platform | SoFIA + |
process | 28 nm (0.028 μm, 2.8e-5 mm) + |
sdp | 2 W (2,000 mW, 0.00268 hp, 0.002 kW) + |
series | C3000 + |
smp max ways | 1 + |
technology | CMOS + |
thread count | 4 + |
word size | 64 bit (8 octets, 16 nibbles) + |