From WikiChip
Difference between revisions of "hisilicon/kunpeng/hi1610"
| (7 intermediate revisions by 2 users not shown) | |||
| Line 21: | Line 21: | ||
|core count=16 | |core count=16 | ||
|thread count=16 | |thread count=16 | ||
| − | |max cpus= | + | |max cpus=2 |
| − | |max memory= | + | |max memory=128 GiB |
}} | }} | ||
| − | '''Hi1610''' is a [[hexadeca-core]] {{arch|64}} [[ARM]] server microprocessor introduced by HiSilicon in late | + | '''Hi1610''' is a [[hexadeca-core]] {{arch|64}} [[ARM]] server microprocessor introduced by HiSilicon in late 2015. Fabricated by [[TSMC]] on a [[16 nm process]], this chip incorporates 16 {{armh|Cortex-A57}} cores operating at 2.1 GHz. The Hi1610 supports up to 128 GiB of dual-channel DDR4-1866 memory. |
== Cache == | == Cache == | ||
| Line 30: | Line 30: | ||
{{cache size | {{cache size | ||
|l1 cache=1.25 MiB | |l1 cache=1.25 MiB | ||
| − | |l1i cache=768 | + | |l1i cache=768 KiB |
|l1i break=16x48 KiB | |l1i break=16x48 KiB | ||
|l1i desc=8-way set associative | |l1i desc=8-way set associative | ||
| Line 50: | Line 50: | ||
|max mem=256 GiB | |max mem=256 GiB | ||
|controllers=1 | |controllers=1 | ||
| − | |channels= | + | |channels=2 |
|width=64 bit | |width=64 bit | ||
|max bandwidth=55.63 GiB/s | |max bandwidth=55.63 GiB/s | ||
|bandwidth schan=13.91 GiB/s | |bandwidth schan=13.91 GiB/s | ||
|bandwidth dchan=27.81 GiB/s | |bandwidth dchan=27.81 GiB/s | ||
| − | |||
}} | }} | ||
| Line 68: | Line 67: | ||
}} | }} | ||
}} | }} | ||
| + | == Features == | ||
| + | {{arm features | ||
| + | |thumb=No | ||
| + | |thumb2=No | ||
| + | |thumbee=No | ||
| + | |vfpv1=No | ||
| + | |vfpv2=No | ||
| + | |vfpv3=No | ||
| + | |vfpv3-d16=No | ||
| + | |vfpv3-f16=No | ||
| + | |vfpv4=No | ||
| + | |vfpv4-d16=No | ||
| + | |vfpv5=No | ||
| + | |neon=Yes | ||
| + | |trustzone=No | ||
| + | |jazelle=No | ||
| + | |wmmx=No | ||
| + | |wmmx2=No | ||
| + | |pmuv3=No | ||
| + | |crc32=Yes | ||
| + | |crypto=No | ||
| + | |fp=No | ||
| + | |fp16=No | ||
| + | |profile=No | ||
| + | |ras=No | ||
| + | |simd=No | ||
| + | |rdm=No | ||
| + | }} | ||
| + | == Utilizing devices == | ||
| + | * [[used by::HiSilicon D02]] | ||
| + | |||
| + | {{expand list}} | ||
Latest revision as of 02:03, 17 July 2019
| Edit Values | |
| Hi1610 | |
| General Info | |
| Designer | HiSilicon, ARM Holdings |
| Manufacturer | TSMC |
| Model Number | Hi1610 |
| Market | Server |
| Introduction | 2015 (announced) 2015 (launched) |
| General Specs | |
| Family | Hi16xx |
| Frequency | 2,100 MHz |
| Microarchitecture | |
| ISA | ARMv8 (ARM) |
| Microarchitecture | Cortex-A57 |
| Core Name | Cortex-A57 |
| Process | 16 nm |
| Technology | CMOS |
| Word Size | 64 bit |
| Cores | 16 |
| Threads | 16 |
| Max Memory | 128 GiB |
| Multiprocessing | |
| Max SMP | 2-Way (Multiprocessor) |
Hi1610 is a hexadeca-core 64-bit ARM server microprocessor introduced by HiSilicon in late 2015. Fabricated by TSMC on a 16 nm process, this chip incorporates 16 Cortex-A57 cores operating at 2.1 GHz. The Hi1610 supports up to 128 GiB of dual-channel DDR4-1866 memory.
Cache[edit]
- Main article: Cortex-A57 § Cache
|
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
|||||||||||||||||||||||||||||||||||||
Memory controller[edit]
|
Integrated Memory Controller
|
||||||||||||||||
|
||||||||||||||||
Expansions[edit]
Expansion Options |
|||||
|
|||||
Features[edit]
[Edit/Modify Supported Features]
|
Supported ARM Extensions & Processor Features
|
||||
|
||||
Utilizing devices[edit]
- HiSilicon D02
This list is incomplete; you can help by expanding it.
Facts about "Hi1610 - HiSilicon"
| core count | 16 + |
| designer | HiSilicon + and ARM Holdings + |
| family | Hi16xx + |
| full page name | hisilicon/kunpeng/hi1610 + |
| instance of | microprocessor + |
| isa | ARMv8 + |
| isa family | ARM + |
| ldate | 1900 + |
| manufacturer | TSMC + |
| market segment | Server + |
| max cpu count | 1 + |
| model number | Hi1610 + |
| name | Hi1610 + |
| smp max ways | 1 + |
| thread count | 16 + |
| word size | 64 bit (8 octets, 16 nibbles) + |