From WikiChip
Difference between revisions of "intel/xeon platinum/8160t"
| (20 intermediate revisions by 4 users not shown) | |||
| Line 1: | Line 1: | ||
{{intel title|Xeon Platinum 8160T}} | {{intel title|Xeon Platinum 8160T}} | ||
| − | {{ | + | {{chip |
| − | + | |name=Xeon Platinum 8160T | |
| − | | name | + | |image=skylake sp (basic).png |
| − | + | |designer=Intel | |
| − | + | |manufacturer=Intel | |
| − | | image | + | |model number=8160T |
| − | + | |part number=CD8067303592800 | |
| − | | designer | + | |s-spec=SR3J6 |
| − | | manufacturer | + | |s-spec qs=QMRG |
| − | | model number | + | |market=Server |
| − | | part number | + | |first announced=April 25, 2017 |
| − | + | |first launched=July 11, 2017 | |
| − | + | |release price=$4936.00 | |
| − | | s-spec | + | |family=Xeon Platinum |
| − | | s-spec | + | |series=8000 |
| − | | market | + | |frequency=2,100 MHz |
| − | | first announced | + | |turbo frequency1=3,700 MHz |
| − | | first launched | + | |clock multiplier=21 |
| − | | | + | |cpuid=0x50654 |
| − | | | + | |isa=x86-64 |
| − | | | + | |isa family=x86 |
| + | |microarch=Skylake (server) | ||
| + | |platform=Purley | ||
| + | |chipset=Lewisburg | ||
| + | |core name=Skylake SP | ||
| + | |core family=6 | ||
| + | |core stepping=H0 | ||
| + | |process=14 nm | ||
| + | |technology=CMOS | ||
| + | |word size=64 bit | ||
| + | |core count=24 | ||
| + | |thread count=48 | ||
| + | |max memory=768 GiB | ||
| + | |max cpus=8 | ||
| + | |smp interconnect=UPI | ||
| + | |smp interconnect links=3 | ||
| + | |smp interconnect rate=10.4 GT/s | ||
| + | |tdp=150 W | ||
| + | |tcase min=0 °C | ||
| + | |tcase max=78 °C | ||
| + | |package name 1=intel,fclga_3647 | ||
| + | }} | ||
| + | '''Xeon Platinum 8160T''' is a {{arch|64}} [[24-core]] [[x86]] multi-socket highest performance server microprocessor introduced by [[Intel]] in mid-2017. This chip supports up to 8-way multiprocessing. The Platinum 8160T, which is based on the server configuration of the {{intel|Skylake (server)|Skylake|l=arch}} microarchitecture and is manufactured on a [[14 nm process|14 nm+ process]], sports 2 {{x86|AVX-512}} [[FMA]] units as well as three {{intel|Ultra Path Interconnect}} links. This microprocessor, which operates at 2.1 GHz with a TDP of 150 W and a {{intel|turbo boost}} frequency of up to 3.7 GHz, supports up 768 GiB of hexa-channel DDR4-2666 ECC memory. | ||
| − | + | This specific model (''T'') has 10 years extended life guarantees designed to be [[NEBS]]-friendly for use in [[NEBS]]-complaint applications. | |
| − | |||
| − | |||
| − | |||
| − | |||
| − | |||
| − | |||
| − | |||
| − | |||
| − | |||
| − | |||
| − | |||
| − | |||
| − | |||
| − | |||
| − | |||
| − | |||
| − | |||
| − | |||
| − | |||
| − | + | == Cache == | |
| − | | | + | {{main|intel/microarchitectures/skylake_(server)#Memory_Hierarchy|l1=Skylake § Cache}} |
| − | | | + | {{cache size |
| − | | | + | |l1 cache=1.5 MiB |
| − | | | + | |l1i cache=768 KiB |
| − | | | + | |l1i break=24x32 KiB |
| − | | | + | |l1i desc=8-way set associative |
| − | | | + | |l1d cache=768 KiB |
| − | | | + | |l1d break=24x32 KiB |
| − | | | + | |l1d desc=8-way set associative |
| − | | | + | |l1d policy=write-back |
| − | | | + | |l2 cache=24 MiB |
| − | | | + | |l2 break=24x1 MiB |
| − | | | + | |l2 desc=16-way set associative |
| − | | | + | |l2 policy=write-back |
| − | | | + | |l3 cache=33 MiB |
| − | | | + | |l3 break=24x1.375 MiB |
| − | | | + | |l3 desc=11-way set associative |
| − | | | + | |l3 policy=write-back |
| − | + | }} | |
| − | + | == Memory controller == | |
| − | + | {{memory controller | |
| − | + | |type=DDR4-2666 | |
| − | + | |ecc=Yes | |
| − | + | |max mem=768 GiB | |
| − | | | + | |controllers=2 |
| − | | | + | |channels=6 |
| − | | | + | |max bandwidth=119.21 GiB/s |
| − | | | + | |bandwidth schan=19.87 GiB/s |
| − | | | + | |bandwidth dchan=39.74 GiB/s |
| − | | | + | |bandwidth qchan=79.47 GiB/s |
| − | | | + | |bandwidth hchan=119.21 GiB/s |
| − | | | + | }} |
| − | | | ||
| − | |||
| − | |||
| − | |||
| − | |||
| − | |||
| − | |||
| − | |||
| − | | | ||
| − | |||
| − | |||
| − | |||
| − | |||
| − | |||
| − | |||
| − | |||
| − | + | == Expansions == | |
| − | + | {{expansions | |
| − | + | | pcie revision = 3.0 | |
| − | + | | pcie lanes = 48 | |
| − | + | | pcie config = x16 | |
| − | + | | pcie config 2 = x8 | |
| − | | | + | | pcie config 3 = x4 |
| − | |||
| − | | | ||
| − | | | ||
| − | | | ||
| − | | | ||
| − | |||
}} | }} | ||
| − | |||
| − | |||
| − | |||
| − | |||
== Features == | == Features == | ||
| Line 134: | Line 111: | ||
|avx=Yes | |avx=Yes | ||
|avx2=Yes | |avx2=Yes | ||
| − | | | + | |avx512f=Yes |
| + | |avx512cd=Yes | ||
| + | |avx512er=No | ||
| + | |avx512pf=No | ||
| + | |avx512bw=Yes | ||
| + | |avx512dq=Yes | ||
| + | |avx512vl=Yes | ||
| + | |avx512ifma=No | ||
| + | |avx512vbmi=No | ||
| + | |avx5124fmaps=No | ||
| + | |avx5124vnniw=No | ||
| + | |avx512vpopcntdq=No | ||
|abm=Yes | |abm=Yes | ||
|tbm=No | |tbm=No | ||
| Line 149: | Line 137: | ||
|f16c=Yes | |f16c=Yes | ||
|tbt1=No | |tbt1=No | ||
| − | |tbt2= | + | |tbt2=Yes |
|tbmt3=No | |tbmt3=No | ||
|bpt=No | |bpt=No | ||
|eist=Yes | |eist=Yes | ||
| − | |sst= | + | |sst=Yes |
|flex=No | |flex=No | ||
|fastmem=No | |fastmem=No | ||
| + | |ivmd=Yes | ||
| + | |intelnodecontroller=Yes | ||
| + | |intelnode=Yes | ||
| + | |kpt=Yes | ||
| + | |ptt=Yes | ||
| + | |intelrunsure=Yes | ||
| + | |mbe=Yes | ||
|isrt=No | |isrt=No | ||
|sba=No | |sba=No | ||
| Line 163: | Line 158: | ||
|ipt=No | |ipt=No | ||
|tsx=Yes | |tsx=Yes | ||
| − | |txt= | + | |txt=Yes |
|ht=Yes | |ht=Yes | ||
|vpro=Yes | |vpro=Yes | ||
| Line 169: | Line 164: | ||
|vtd=Yes | |vtd=Yes | ||
|ept=Yes | |ept=Yes | ||
| − | |mpx= | + | |mpx=No |
|sgx=No | |sgx=No | ||
|securekey=No | |securekey=No | ||
| − | |osguard= | + | |osguard=No |
|3dnow=No | |3dnow=No | ||
|e3dnow=No | |e3dnow=No | ||
| Line 179: | Line 174: | ||
|amdvi=No | |amdvi=No | ||
|amdv=No | |amdv=No | ||
| + | |amdsme=No | ||
| + | |amdtsme=No | ||
| + | |amdsev=No | ||
|rvi=No | |rvi=No | ||
|smt=No | |smt=No | ||
| Line 184: | Line 182: | ||
|xfr=No | |xfr=No | ||
}} | }} | ||
| + | |||
| + | == Frequencies == | ||
| + | {{see also|intel/frequency_behavior|l1=Intel's CPU Frequency Behavior}} | ||
| + | {{frequency table | ||
| + | |freq_base=2,100 MHz | ||
| + | |freq_1=3,700 MHz | ||
| + | |freq_2=3,700 MHz | ||
| + | |freq_3=3,500 MHz | ||
| + | |freq_4=3,500 MHz | ||
| + | |freq_5=3,400 MHz | ||
| + | |freq_6=3,400 MHz | ||
| + | |freq_7=3,400 MHz | ||
| + | |freq_8=3,400 MHz | ||
| + | |freq_9=3,400 MHz | ||
| + | |freq_10=3,400 MHz | ||
| + | |freq_11=3,400 MHz | ||
| + | |freq_12=3,400 MHz | ||
| + | |freq_13=3,200 MHz | ||
| + | |freq_14=3,200 MHz | ||
| + | |freq_15=3,200 MHz | ||
| + | |freq_16=3,200 MHz | ||
| + | |freq_17=3,000 MHz | ||
| + | |freq_18=3,000 MHz | ||
| + | |freq_19=3,000 MHz | ||
| + | |freq_20=3,000 MHz | ||
| + | |freq_21=2,800 MHz | ||
| + | |freq_22=2,800 MHz | ||
| + | |freq_23=2,800 MHz | ||
| + | |freq_24=2,800 MHz | ||
| + | |freq_avx2_base=1,800 MHz | ||
| + | |freq_avx2_1=3,600 MHz | ||
| + | |freq_avx2_2=3,600 MHz | ||
| + | |freq_avx2_3=3,400 MHz | ||
| + | |freq_avx2_4=3,400 MHz | ||
| + | |freq_avx2_5=3,300 MHz | ||
| + | |freq_avx2_6=3,300 MHz | ||
| + | |freq_avx2_7=3,300 MHz | ||
| + | |freq_avx2_8=3,300 MHz | ||
| + | |freq_avx2_9=3,200 MHz | ||
| + | |freq_avx2_10=3,200 MHz | ||
| + | |freq_avx2_11=3,200 MHz | ||
| + | |freq_avx2_12=3,200 MHz | ||
| + | |freq_avx2_13=2,900 MHz | ||
| + | |freq_avx2_14=2,900 MHz | ||
| + | |freq_avx2_15=2,900 MHz | ||
| + | |freq_avx2_16=2,900 MHz | ||
| + | |freq_avx2_17=2,600 MHz | ||
| + | |freq_avx2_18=2,600 MHz | ||
| + | |freq_avx2_19=2,600 MHz | ||
| + | |freq_avx2_20=2,600 MHz | ||
| + | |freq_avx2_21=2,500 MHz | ||
| + | |freq_avx2_22=2,500 MHz | ||
| + | |freq_avx2_23=2,500 MHz | ||
| + | |freq_avx2_24=2,500 MHz | ||
| + | |freq_avx512_base=1,400 MHz | ||
| + | |freq_avx512_1=3,500 MHz | ||
| + | |freq_avx512_2=3,500 MHz | ||
| + | |freq_avx512_3=3,300 MHz | ||
| + | |freq_avx512_4=3,300 MHz | ||
| + | |freq_avx512_5=3,000 MHz | ||
| + | |freq_avx512_6=3,000 MHz | ||
| + | |freq_avx512_7=3,000 MHz | ||
| + | |freq_avx512_8=3,000 MHz | ||
| + | |freq_avx512_9=2,600 MHz | ||
| + | |freq_avx512_10=2,600 MHz | ||
| + | |freq_avx512_11=2,600 MHz | ||
| + | |freq_avx512_12=2,600 MHz | ||
| + | |freq_avx512_13=2,300 MHz | ||
| + | |freq_avx512_14=2,300 MHz | ||
| + | |freq_avx512_15=2,300 MHz | ||
| + | |freq_avx512_16=2,300 MHz | ||
| + | |freq_avx512_17=2,100 MHz | ||
| + | |freq_avx512_18=2,100 MHz | ||
| + | |freq_avx512_19=2,100 MHz | ||
| + | |freq_avx512_20=2,100 MHz | ||
| + | |freq_avx512_21=2,000 MHz | ||
| + | |freq_avx512_22=2,000 MHz | ||
| + | |freq_avx512_23=2,000 MHz | ||
| + | |freq_avx512_24=2,000 MHz | ||
| + | }} | ||
| + | |||
| + | [[Category:microprocessor models by intel based on skylake extreme core count die]] | ||
Latest revision as of 02:38, 29 December 2019
| Edit Values | |
| Xeon Platinum 8160T | |
| General Info | |
| Designer | Intel |
| Manufacturer | Intel |
| Model Number | 8160T |
| Part Number | CD8067303592800 |
| S-Spec | SR3J6 QMRG (QS) |
| Market | Server |
| Introduction | April 25, 2017 (announced) July 11, 2017 (launched) |
| Release Price | $4936.00 |
| Shop | Amazon |
| General Specs | |
| Family | Xeon Platinum |
| Series | 8000 |
| Frequency | 2,100 MHz |
| Turbo Frequency | 3,700 MHz (1 core) |
| Clock multiplier | 21 |
| CPUID | 0x50654 |
| Microarchitecture | |
| ISA | x86-64 (x86) |
| Microarchitecture | Skylake (server) |
| Platform | Purley |
| Chipset | Lewisburg |
| Core Name | Skylake SP |
| Core Family | 6 |
| Core Stepping | H0 |
| Process | 14 nm |
| Technology | CMOS |
| Word Size | 64 bit |
| Cores | 24 |
| Threads | 48 |
| Max Memory | 768 GiB |
| Multiprocessing | |
| Max SMP | 8-Way (Multiprocessor) |
| Interconnect | UPI |
| Interconnect Links | 3 |
| Interconnect Rate | 10.4 GT/s |
| Electrical | |
| TDP | 150 W |
| Tcase | 0 °C – 78 °C |
| Packaging | |
| Package | FCLGA-3647 (FCLGA) |
| Dimension | 76.16 mm × 56.6 mm |
| Pitch | 0.8585 mm × 0.9906 mm |
| Contacts | 3647 |
| Socket | Socket P, LGA-3647 |
Xeon Platinum 8160T is a 64-bit 24-core x86 multi-socket highest performance server microprocessor introduced by Intel in mid-2017. This chip supports up to 8-way multiprocessing. The Platinum 8160T, which is based on the server configuration of the Skylake microarchitecture and is manufactured on a 14 nm+ process, sports 2 AVX-512 FMA units as well as three Ultra Path Interconnect links. This microprocessor, which operates at 2.1 GHz with a TDP of 150 W and a turbo boost frequency of up to 3.7 GHz, supports up 768 GiB of hexa-channel DDR4-2666 ECC memory.
This specific model (T) has 10 years extended life guarantees designed to be NEBS-friendly for use in NEBS-complaint applications.
Cache[edit]
- Main article: Skylake § Cache
|
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
|||||||||||||||||||||||||||||||||||||
Memory controller[edit]
|
Integrated Memory Controller
|
||||||||||||||
|
||||||||||||||
Expansions[edit]
|
Expansion Options
|
||||||||
|
||||||||
Features[edit]
[Edit/Modify Supported Features]
|
Supported x86 Extensions & Processor Features
|
||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
|
||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
Frequencies[edit]
- See also: Intel's CPU Frequency Behavior
| Mode | Base | Turbo Frequency/Active Cores | |||||||||||||||||||||||
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | ||
| Normal | 2,100 MHz | 3,700 MHz | 3,700 MHz | 3,500 MHz | 3,500 MHz | 3,400 MHz | 3,400 MHz | 3,400 MHz | 3,400 MHz | 3,400 MHz | 3,400 MHz | 3,400 MHz | 3,400 MHz | 3,200 MHz | 3,200 MHz | 3,200 MHz | 3,200 MHz | 3,000 MHz | 3,000 MHz | 3,000 MHz | 3,000 MHz | 2,800 MHz | 2,800 MHz | 2,800 MHz | 2,800 MHz |
| AVX2 | 1,800 MHz | 3,600 MHz | 3,600 MHz | 3,400 MHz | 3,400 MHz | 3,300 MHz | 3,300 MHz | 3,300 MHz | 3,300 MHz | 3,200 MHz | 3,200 MHz | 3,200 MHz | 3,200 MHz | 2,900 MHz | 2,900 MHz | 2,900 MHz | 2,900 MHz | 2,600 MHz | 2,600 MHz | 2,600 MHz | 2,600 MHz | 2,500 MHz | 2,500 MHz | 2,500 MHz | 2,500 MHz |
| AVX512 | 1,400 MHz | 3,500 MHz | 3,500 MHz | 3,300 MHz | 3,300 MHz | 3,000 MHz | 3,000 MHz | 3,000 MHz | 3,000 MHz | 2,600 MHz | 2,600 MHz | 2,600 MHz | 2,600 MHz | 2,300 MHz | 2,300 MHz | 2,300 MHz | 2,300 MHz | 2,100 MHz | 2,100 MHz | 2,100 MHz | 2,100 MHz | 2,000 MHz | 2,000 MHz | 2,000 MHz | 2,000 MHz |
Facts about "Xeon Platinum 8160T - Intel"
| Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki. | Xeon Platinum 8160T - Intel#io + |
| base frequency | 2,100 MHz (2.1 GHz, 2,100,000 kHz) + |
| chipset | Lewisburg + |
| clock multiplier | 21 + |
| core count | 24 + |
| core family | 6 + |
| core name | Skylake SP + |
| core stepping | H0 + |
| cpuid | 0x50654 + |
| designer | Intel + |
| family | Xeon Platinum + |
| first announced | April 25, 2017 + |
| first launched | July 11, 2017 + |
| full page name | intel/xeon platinum/8160t + |
| has advanced vector extensions | true + |
| has advanced vector extensions 2 | true + |
| has advanced vector extensions 512 | true + |
| has ecc memory support | true + |
| has extended page tables support | true + |
| has feature | Advanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Vector Extensions 512 +, Advanced Encryption Standard Instruction Set Extension +, Hyper-Threading Technology +, Turbo Boost Technology 2.0 +, Enhanced SpeedStep Technology +, Speed Shift Technology +, Trusted Execution Technology +, Intel vPro Technology +, Intel VT-x +, Intel VT-d +, Extended Page Tables + and Transactional Synchronization Extensions + |
| has intel enhanced speedstep technology | true + |
| has intel speed shift technology | true + |
| has intel trusted execution technology | true + |
| has intel turbo boost technology 2 0 | true + |
| has intel vpro technology | true + |
| has intel vt-d technology | true + |
| has intel vt-x technology | true + |
| has second level address translation support | true + |
| has simultaneous multithreading | true + |
| has transactional synchronization extensions | true + |
| has x86 advanced encryption standard instruction set extension | true + |
| instance of | microprocessor + |
| isa | x86-64 + |
| isa family | x86 + |
| l1$ size | 1,536 KiB (1,572,864 B, 1.5 MiB) + |
| l1d$ description | 8-way set associative + |
| l1d$ size | 768 KiB (786,432 B, 0.75 MiB) + |
| l1i$ description | 8-way set associative + |
| l1i$ size | 768 KiB (786,432 B, 0.75 MiB) + |
| l2$ description | 16-way set associative + |
| l2$ size | 24 MiB (24,576 KiB, 25,165,824 B, 0.0234 GiB) + |
| l3$ description | 11-way set associative + |
| l3$ size | 33 MiB (33,792 KiB, 34,603,008 B, 0.0322 GiB) + |
| ldate | July 11, 2017 + |
| main image | |
| manufacturer | Intel + |
| market segment | Server + |
| max case temperature | 351.15 K (78 °C, 172.4 °F, 632.07 °R) + |
| max cpu count | 8 + |
| max memory | 786,432 MiB (805,306,368 KiB, 824,633,720,832 B, 768 GiB, 0.75 TiB) + |
| max memory bandwidth | 119.21 GiB/s (122,071.04 MiB/s, 128.001 GB/s, 128,000.763 MB/s, 0.116 TiB/s, 0.128 TB/s) + |
| max memory channels | 6 + |
| max pcie lanes | 48 + |
| microarchitecture | Skylake (server) + |
| min case temperature | 273.15 K (0 °C, 32 °F, 491.67 °R) + |
| model number | 8160T + |
| name | Xeon Platinum 8160T + |
| package | FCLGA-3647 + |
| part number | CD8067303592800 + |
| platform | Purley + |
| process | 14 nm (0.014 μm, 1.4e-5 mm) + |
| release price | $ 4,936.00 (€ 4,442.40, £ 3,998.16, ¥ 510,036.88) + |
| s-spec | SR3J6 + |
| s-spec (qs) | QMRG + |
| series | 8000 + |
| smp interconnect | UPI + |
| smp interconnect links | 3 + |
| smp interconnect rate | 10.4 GT/s + |
| smp max ways | 8 + |
| socket | Socket P + and LGA-3647 + |
| supported memory type | DDR4-2666 + |
| tdp | 150 W (150,000 mW, 0.201 hp, 0.15 kW) + |
| technology | CMOS + |
| thread count | 48 + |
| turbo frequency (1 core) | 3,700 MHz (3.7 GHz, 3,700,000 kHz) + |
| word size | 64 bit (8 octets, 16 nibbles) + |