From WikiChip
Difference between revisions of "intel/xeon e3/e3-1275 v5"
< intel

 
(12 intermediate revisions by 3 users not shown)
Line 1: Line 1:
 
{{intel title|Xeon E3-1275 v5}}
 
{{intel title|Xeon E3-1275 v5}}
{{mpu
+
{{chip
| name               = Xeon E3-1275 v5
+
|name=Xeon E3-1275 v5
| no image           =
+
|image=skylake dt (front).png
| image              = skylake dt (front).png
+
|designer=Intel
| image size          = 250px
+
|manufacturer=Intel
| caption            =
+
|model number=E3-1275 v5
| designer           = Intel
+
|part number=CM8066201934909
| manufacturer       = Intel
+
|part number 2=BX80662E31275V5
| model number       = E3-1275 v5
+
|s-spec=SR2CT
| part number         = CM8066201934909
+
|s-spec 2=SR2LK
| part number 2       = BX80662E31275V5
+
|market=Server
| market             = Server
+
|market 2=Embedded
| market 2           = Embedded
+
|first announced=October 19, 2015
| first announced     = October 19, 2015
+
|first launched=October 19, 2015
| first launched     = October 19, 2015
+
|last order=October 26, 2018
| last order         =  
+
|last shipment=April 12, 2019
| last shipment       =  
+
|release price=$350
| release price       = $350
+
|family=Xeon E3
 
+
|series=E3-1200 v5
| family             = Xeon E3
+
|locked=Yes
| series             = E3-1200 v5
+
|frequency=3,600 MHz
| locked             = Yes
+
|turbo frequency1=4,000 MHz
| frequency           = 3600 MHz
+
|turbo frequency2=3,900 MHz
| turbo frequency    = Yes
+
|turbo frequency3=3,800 MHz
| turbo frequency1    = 4000 MHz
+
|turbo frequency4=3,700 MHz
| turbo frequency2    =  
+
|turbo frequency=Yes
| turbo frequency3    =  
+
|bus type=DMI 3.0
| turbo frequency4    =  
+
|bus links=4
| bus type           = DMI 3.0
+
|bus rate=8 GT/s
| bus speed          =  
+
|clock multiplier=36
| bus rate           = 8 GT/s
+
|cpuid=506E3
| clock multiplier   = 36
+
|isa=x86-64
| s-spec              = SR2CT
+
|isa family=x86
| s-spec 2            = SR2LK
+
|microarch=Skylake
| s-spec es          =
+
|platform=Greenlow
| s-spec qs          =
+
|chipset=Sunrise Point
| cpuid               = 506E3
+
|core name=Skylake DT
 
+
|core family=6
| isa family          = x86
+
|core model=94
| isa                 = x86-64
+
|core stepping=R0
| microarch           = Skylake
+
|process=14 nm
| platform           = Greenlow
+
|technology=CMOS
| chipset             = Sunrise Point
+
|die area=122 mm²
| core name           = Skylake DT
+
|word size=64 bit
| core family         = 6
+
|core count=4
| core model         = 14
+
|thread count=8
| core stepping       = R0
+
|max cpus=1
| process             = 14 nm
+
|max memory=64 GiB
| transistors        =
+
|v core min=0.55 V
| technology         = CMOS
+
|v core max=1.52 V
| die area           = 122 mm²
+
|tdp=80 W
| word size           = 64 bit
+
|tjunc min=0 °C
| core count         = 4
+
|tjunc max=100 °C
| thread count       = 8
+
|tstorage min=-25 °C
| max cpus           = 1
+
|tstorage max=125 °C
| max memory         = 64 GiB
+
|package module 1={{packages/intel/lga-1151}}
 
 
| electrical          = Yes
 
| v core             =  
 
| v core tolerance    =
 
| sdp                =  
 
| tdp                 = 80 W
 
| tjunc min           = 0 °C
 
| tjunc max           = 100 °C
 
| tcase min          =
 
| tcase max          =
 
| tstorage min       = -25 °C
 
| tstorage max       = 125 °C
 
| tambient min        =
 
| tambient max        =
 
 
 
| packaging          = Yes
 
| package             = FCLGA1151
 
| package type        = FCLGA
 
| package size        = 37.5mm x 37.5mm
 
| socket              = LGA1151
 
| socket type        = LGA
 
 
}}
 
}}
'''Xeon E3-1275 V5''' is an entry-level server and workstation {{arch|64}} [[quad-core]] [[x86]] microprocessor introduced by [[Intel]] in October 2015. This {{intel|Skylake}}-based chip operates at 3.6 GHz with turbo boost of 4 GHz. The E3-1275 V5 has a TDP of 80 Watts and supports up to 64 GB of dual-channel DDR3/4. This MPU has the {{intel|HD Graphics P530}} [[integrated graphics processor|IGP]].
+
'''Xeon E3-1275 v5''' is an entry-level server and workstation {{arch|64}} [[quad-core]] [[x86]] microprocessor introduced by [[Intel]] in October 2015. This {{intel|Skylake}}-based chip operates at 3.6 GHz with turbo boost of 4 GHz. The E3-1275 V5 has a TDP of 80 Watts and supports up to 64 GiB of dual-channel DDR4-2133 memory. This MPU has the {{intel|HD Graphics P530}} [[integrated graphics processor|IGP]].
  
 
== Cache ==
 
== Cache ==
Line 97: Line 76:
 
|l3 cache=8 MiB
 
|l3 cache=8 MiB
 
|l3 break=4x2 MiB
 
|l3 break=4x2 MiB
|l3 desc=16-way set associative
 
 
|l3 policy=write-back
 
|l3 policy=write-back
 
}}
 
}}
Line 103: Line 81:
 
== Memory controller ==
 
== Memory controller ==
 
{{memory controller
 
{{memory controller
|type=DDR3L-1600  
+
|type=DDR3L-1600
 
|type 2=DDR4-2133
 
|type 2=DDR4-2133
 
|ecc=Yes
 
|ecc=Yes
Line 109: Line 87:
 
|controllers=1
 
|controllers=1
 
|channels=2
 
|channels=2
|max bandwidth=35.76 GiB/s
+
|max bandwidth=31.79 GiB/s
|bandwidth schan=17.88 GiB/s
+
|bandwidth schan=15.89 GiB/s
|bandwidth dchan=35.76 GiB/s
+
|bandwidth dchan=31.79 GiB/s
 
}}
 
}}
  
Line 150: Line 128:
 
| edp ver            = 1.3
 
| edp ver            = 1.3
 
| max res hdmi      = 4096x2304
 
| max res hdmi      = 4096x2304
| max res hdmi freq  = 30 Hz
+
| max res hdmi freq  = 24 Hz
 
| max res dp        = 4096x2304
 
| max res dp        = 4096x2304
 
| max res dp freq    = 60 Hz
 
| max res dp freq    = 60 Hz
Line 169: Line 147:
 
{{skylake hardware accelerated video table|col=1}}
 
{{skylake hardware accelerated video table|col=1}}
  
== Features ==  
+
== Features ==
 
{{x86 features
 
{{x86 features
 
|real=Yes
 
|real=Yes
Line 190: Line 168:
 
|avx=Yes
 
|avx=Yes
 
|avx2=Yes
 
|avx2=Yes
|avx512=No
+
 
 
|abm=Yes
 
|abm=Yes
 
|tbm=No
 
|tbm=No
Line 205: Line 183:
 
|f16c=Yes
 
|f16c=Yes
 
|tbt1=No
 
|tbt1=No
|tbt2=No
+
|tbt2=Yes
 
|tbmt3=No
 
|tbmt3=No
 
|bpt=No
 
|bpt=No
 
|eist=Yes
 
|eist=Yes
|sst=Yes
+
|sst=No
 
|flex=No
 
|flex=No
 
|fastmem=No
 
|fastmem=No
Line 235: Line 213:
 
|amdvi=No
 
|amdvi=No
 
|amdv=No
 
|amdv=No
 +
|amdsme=No
 +
|amdtsme=No
 +
|amdsev=No
 
|rvi=No
 
|rvi=No
 
|smt=No
 
|smt=No

Latest revision as of 23:27, 6 April 2018

Edit Values
Xeon E3-1275 v5
skylake dt (front).png
General Info
DesignerIntel
ManufacturerIntel
Model NumberE3-1275 v5
Part NumberCM8066201934909,
BX80662E31275V5
S-SpecSR2CT, SR2LK
MarketServer, Embedded
IntroductionOctober 19, 2015 (announced)
October 19, 2015 (launched)
End-of-lifeOctober 26, 2018 (last order)
April 12, 2019 (last shipment)
Release Price$350
ShopAmazon
General Specs
FamilyXeon E3
SeriesE3-1200 v5
LockedYes
Frequency3,600 MHz
Turbo FrequencyYes
Turbo Frequency4,000 MHz (1 core),
3,900 MHz (2 cores),
3,800 MHz (3 cores),
3,700 MHz (4 cores)
Bus typeDMI 3.0
Bus rate4 × 8 GT/s
Clock multiplier36
CPUID506E3
Microarchitecture
ISAx86-64 (x86)
MicroarchitectureSkylake
PlatformGreenlow
ChipsetSunrise Point
Core NameSkylake DT
Core Family6
Core Model94
Core SteppingR0
Process14 nm
TechnologyCMOS
Die122 mm²
Word Size64 bit
Cores4
Threads8
Max Memory64 GiB
Multiprocessing
Max SMP1-Way (Uniprocessor)
Electrical
Vcore0.55 V-1.52 V
TDP80 W
Tjunction0 °C – 100 °C
Tstorage-25 °C – 125 °C
Packaging
PackageFCLGA-1151 (LGA)
FC-LGA14C
FCLGA-1151.svg
Dimension37.5 mm x 37.5 mm x 4.4 mm
Pitch0.914 mm
Contacts1151
SocketLGA-1151

Xeon E3-1275 v5 is an entry-level server and workstation 64-bit quad-core x86 microprocessor introduced by Intel in October 2015. This Skylake-based chip operates at 3.6 GHz with turbo boost of 4 GHz. The E3-1275 V5 has a TDP of 80 Watts and supports up to 64 GiB of dual-channel DDR4-2133 memory. This MPU has the HD Graphics P530 IGP.

Cache[edit]

Main article: Skylake § Cache

[Edit/Modify Cache Info]

hierarchy icon.svg
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory.

The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC.

Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies.

Note: All units are in kibibytes and mebibytes.
L1$256 KiB
262,144 B
0.25 MiB
L1I$128 KiB
131,072 B
0.125 MiB
4x32 KiB8-way set associative 
L1D$128 KiB
131,072 B
0.125 MiB
4x32 KiB8-way set associativewrite-back

L2$1 MiB
1,024 KiB
1,048,576 B
9.765625e-4 GiB
  4x256 KiB4-way set associativewrite-back

L3$8 MiB
8,192 KiB
8,388,608 B
0.00781 GiB
  4x2 MiB write-back

Memory controller[edit]

[Edit/Modify Memory Info]

ram icons.svg
Integrated Memory Controller
Max TypeDDR3L-1600, DDR4-2133
Supports ECCYes
Max Mem64 GiB
Controllers1
Channels2
Max Bandwidth31.79 GiB/s
32,552.96 MiB/s
34.134 GB/s
34,134.253 MB/s
0.031 TiB/s
0.0341 TB/s
Bandwidth
Single 15.89 GiB/s
Double 31.79 GiB/s

Expansions[edit]

[Edit/Modify Expansions Info]

ide icon.svg
Expansion Options
PCIe
Revision3.0
Max Lanes16
Configs1x16, 2x8, 1x8+2x4


Graphics[edit]

[Edit/Modify IGP Info]

screen icon.svg
Integrated Graphics Information
GPUHD Graphics P530
DesignerIntelDevice ID0x191D
Execution Units24Max Displays3
Max Memory1.7 GiB
1,740.8 MiB
1,782,579.2 KiB
1,825,361,100.8 B
Frequency400 MHz
0.4 GHz
400,000 KHz
Burst Frequency1,150 MHz
1.15 GHz
1,150,000 KHz
OutputDP, eDP, HDMI, DVI

Max Resolution
HDMI4096x2304 @24 Hz
DP4096x2304 @60 Hz
eDP4096x2304 @60 Hz

Standards
DirectX12
OpenGL4.4
OpenCL2.0
DP1.2
eDP1.3
HDMI1.4a

Additional Features
Intel Quick Sync Video
Intel InTru 3D
Intel Clear Video
Intel Clear Video HD

Features[edit]

[Edit/Modify Supported Features]

Cog-icon-grey.svg
Supported x86 Extensions & Processor Features
MMXMMX Extension
EMMXExtended MMX Extension
SSEStreaming SIMD Extensions
SSE2Streaming SIMD Extensions 2
SSE3Streaming SIMD Extensions 3
SSSE3Supplemental SSE3
SSE4.1Streaming SIMD Extensions 4.1
SSE4.2Streaming SIMD Extensions 4.2
AVXAdvanced Vector Extensions
AVX2Advanced Vector Extensions 2
ABMAdvanced Bit Manipulation
BMI1Bit Manipulation Instruction Set 1
BMI2Bit Manipulation Instruction Set 2
FMA33-Operand Fused-Multiply-Add
AESAES Encryption Instructions
RdRandHardware RNG
ADXMulti-Precision Add-Carry
CLMULCarry-less Multiplication Extension
F16C16-bit Floating Point Conversion
x86-1616-bit x86
x86-3232-bit x86
x86-6464-bit x86
RealReal Mode
ProtectedProtected Mode
SMMSystem Management Mode
FPUIntegrated x87 FPU
NXNo-eXecute
HTHyper-Threading
TBT 2.0Turbo Boost Technology 2.0
EISTEnhanced SpeedStep Technology
TXTTrusted Execution Technology (SMX)
vProIntel vPro
VT-xVT-x (Virtualization)
VT-dVT-d (I/O MMU virtualization)
EPTExtended Page Tables (SLAT)
TSXTransactional Synchronization Extensions
MPXMemory Protection Extensions
SGXSoftware Guard Extensions
Secure KeySecure Key Technology
SMEPOS Guard Technology
Has subobject
"Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki.
Xeon E3-1275 v5 - Intel#io +
device id0x191D +
has advanced vector extensionstrue +
has advanced vector extensions 2true +
has ecc memory supporttrue +
has extended page tables supporttrue +
has featureAdvanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Encryption Standard Instruction Set Extension +, Hyper-Threading Technology +, Enhanced SpeedStep Technology +, Speed Shift Technology +, Trusted Execution Technology +, Intel vPro Technology +, Intel VT-x +, Intel VT-d +, Extended Page Tables +, Transactional Synchronization Extensions +, Memory Protection Extensions +, Software Guard Extensions +, Secure Key Technology + and OS Guard +
has intel enhanced speedstep technologytrue +
has intel secure key technologytrue +
has intel speed shift technologytrue +
has intel supervisor mode execution protectiontrue +
has intel trusted execution technologytrue +
has intel vpro technologytrue +
has intel vt-d technologytrue +
has intel vt-x technologytrue +
has second level address translation supporttrue +
has simultaneous multithreadingtrue +
has transactional synchronization extensionstrue +
has x86 advanced encryption standard instruction set extensiontrue +
integrated gpuHD Graphics P530 +
integrated gpu base frequency400 MHz (0.4 GHz, 400,000 KHz) +
integrated gpu designerIntel +
integrated gpu execution units24 +
integrated gpu max frequency1,150 MHz (1.15 GHz, 1,150,000 KHz) +
integrated gpu max memory1,740.8 MiB (1,782,579.2 KiB, 1,825,361,100.8 B, 1.7 GiB) +
l1$ size256 KiB (262,144 B, 0.25 MiB) +
l1d$ description8-way set associative +
l1d$ size128 KiB (131,072 B, 0.125 MiB) +
l1i$ description8-way set associative +
l1i$ size128 KiB (131,072 B, 0.125 MiB) +
l2$ description4-way set associative +
l2$ size1 MiB (1,024 KiB, 1,048,576 B, 9.765625e-4 GiB) +
l3$ description16-way set associative +
l3$ size8 MiB (8,192 KiB, 8,388,608 B, 0.00781 GiB) +
max memory bandwidth35.76 GiB/s (36,618.24 MiB/s, 38.397 GB/s, 38,397.008 MB/s, 0.0349 TiB/s, 0.0384 TB/s) +
max memory channels2 +
max pcie lanes16 +
supported memory typeDDR3L-1600 + and DDR4-2133 +
x86/has memory protection extensionstrue +
x86/has software guard extensionstrue +