From WikiChip
Difference between revisions of "intel/xeon platinum/8160m"
< intel‎ | xeon platinum

m (replacing old packaging template with new module)
 
(23 intermediate revisions by 4 users not shown)
Line 1: Line 1:
 
{{intel title|Xeon Platinum 8160M}}
 
{{intel title|Xeon Platinum 8160M}}
{{mpu
+
{{chip
| future              = Yes
+
|name=Xeon Platinum 8160M
| name               = Xeon Platinum 8160M
+
|image=skylake sp (basic).png
| no image           = Yes
+
|designer=Intel
| image              =
+
|manufacturer=Intel
| image size          =
+
|model number=8160M
| caption            =  
+
|part number=CD8067303406600
| designer           = Intel
+
|s-spec=SR3B8
| manufacturer       = Intel
+
|s-spec qs=QMS3
| model number       = 8160M
+
|market=Server
| part number         = CD8067303406600
+
|first announced=April 25, 2017
| part number 1      =
+
|first launched=July 11, 2017
| part number 2      =
+
|release price=$7704.00
| s-spec             = SR3B8
+
|family=Xeon Platinum
| s-spec 2            =  
+
|series=8000
| market             = Server
+
|frequency=2,100 MHz
| first announced     = April 25, 2017
+
|turbo frequency1=3,700 MHz
| first launched     =  
+
|clock multiplier=21
| last order          =  
+
|cpuid=0x50654
| last shipment      =  
+
|isa=x86-64
| release price      =  
+
|isa family=x86
 +
|microarch=Skylake (server)
 +
|platform=Purley
 +
|chipset=Lewisburg
 +
|core name=Skylake SP
 +
|core family=6
 +
|core stepping=H0
 +
|process=14 nm
 +
|technology=CMOS
 +
|word size=64 bit
 +
|core count=24
 +
|thread count=48
 +
|max cpus=8
 +
|max memory=1,536 GiB
 +
|tdp=150 W
 +
|tcase min=0 °C
 +
|tcase max=85 °C
 +
|dts min=0 °C
 +
|dts max=95 °C
 +
|package name 1=intel,fclga_3647
 +
|successor=Xeon Platinum 8260M
 +
|successor link=intel/xeon_platinum/8260m
 +
}}
 +
'''Xeon Platinum 8160M''' is a {{arch|64}} [[24-core]] [[x86]] multi-socket highest performance server microprocessor introduced by [[Intel]] in mid-2017. This chip supports up to 8-way multiprocessing. The Platinum 8160M, which is based on the server configuration of the {{intel|Skylake (server)|Skylake|l=arch}} microarchitecture and is manufactured on a [[14 nm process|14 nm+ process]], sports 2 {{x86|AVX-512}} [[FMA]] units as well as three {{intel|Ultra Path Interconnect}} links. This microprocessor, which operates at 2.1 GHz with a TDP of 150 W and a {{intel|turbo boost}} frequency of up to 3.7 GHz, supports up 1.5 TiB of hexa-channel DDR4-2666 ECC memory.
  
| family              = Xeon Platinum
+
As indicated by the ''M'' suffix, this specific model supports double the memory capacity for up to 1.5 TiB per socket.
| series              = 8100
+
 
| locked              = Yes
+
== Cache ==
| frequency          = 2.1 GHz
+
{{main|intel/microarchitectures/skylake_(server)#Memory_Hierarchy|l1=Skylake § Cache}}
| turbo frequency    =  
+
{{cache size
| turbo frequency1    =  
+
|l1 cache=1.5 MiB
| turbo frequency2    =  
+
|l1i cache=768 KiB
| turbo frequency3    =  
+
|l1i break=24x32 KiB
| turbo frequency4    =  
+
|l1i desc=8-way set associative
| turbo frequency5    =  
+
|l1d cache=768 KiB
| turbo frequency6    =  
+
|l1d break=24x32 KiB
| turbo frequency7    =  
+
|l1d desc=8-way set associative
| turbo frequency8    =  
+
|l1d policy=write-back
| bus type            = DMI 3.0
+
|l2 cache=24 MiB
| bus speed          =  
+
|l2 break=24x1 MiB
| bus rate            = 8 GT/s
+
|l2 desc=16-way set associative
| bus links          = 4
+
|l2 policy=write-back
| clock multiplier    = 21
+
|l3 cache=33 MiB
| cpuid              =  
+
|l3 break=24x1.375 MiB
| cpuid 2            =
+
|l3 desc=11-way set associative
 +
|l3 policy=write-back
 +
}}
  
| isa family          = x86-64
+
== Memory controller ==
| isa                = x86
+
{{memory controller
| microarch          = Skylake
+
|type=DDR4-2666
| platform            = Purley
+
|ecc=Yes
| chipset            = Lewisburg
+
|max mem=1,536 GiB
| core name          = Skylake SP
+
|controllers=2
| core family        =  
+
|channels=6
| core model          =  
+
|max bandwidth=119.21 GiB/s
| core stepping      = H0
+
|bandwidth schan=19.87 GiB/s
| process            = 14 nm
+
|bandwidth dchan=39.74 GiB/s
| transistors        =  
+
|bandwidth qchan=79.47 GiB/s
| technology          = CMOS
+
|bandwidth hchan=119.21 GiB/s
| die area            = <!-- XX mm² -->
+
}}
| die width          =  
 
| die length          =  
 
| word size          = 64 bit
 
| core count          =
 
| thread count        =
 
| max cpus            = 8
 
| max memory          =
 
  
| electrical          =  
+
== Expansions ==
| power              =  
+
{{expansions
| average power      =  
+
| pcie revision     = 3.0
| idle power          =  
+
| pcie lanes         = 48
| v core              =
+
| pcie config       = x16
| v core tolerance    = <!-- OR ... -->
+
| pcie config 2      = x8
| v core min          =
+
| pcie config 3      = x4
| v core max          =
+
}}
| v io                =
 
| v io tolerance     =  
 
| v io 2              = <!-- OR ... -->
 
| v io 3              =
 
| sdp                =
 
| tdp                =
 
| tdp typical         =  
 
| ctdp down          =
 
| ctdp down frequency =
 
| ctdp up            =
 
| ctdp up frequency  =
 
| temp min            = <!-- use TJ/TC whenever possible instead -->
 
| temp max            =
 
| tjunc min          = <!-- .. °C -->
 
| tjunc max          =
 
| tcase min          =
 
| tcase max          =
 
| tstorage min       =  
 
| tstorage max        =  
 
| tambient min        =  
 
| tambient max        =
 
  
| package module 1    =  
+
== Features ==
| package module 2    =  
+
{{x86 features
<!-------- USE ONLY IF MUST, OTHERWISE TRY TO USE MODULE ABOVE -------------->
+
|real=Yes
| packaging          = Yes
+
|protected=Yes
| package 0          = FCLGA-3647
+
|smm=Yes
| package 0 type      = LGA
+
|fpu=Yes
| package 0 pins      = 3647
+
|x8616=Yes
| package 0 pitch    =  
+
|x8632=Yes
| package 0 width    =  
+
|x8664=Yes
| package 0 length    =  
+
|nx=Yes
| package 0 height    =  
+
|mmx=Yes
| socket 0            = LGA-3647
+
|emmx=Yes
| socket 0 type      = LGA
+
|sse=Yes
 +
|sse2=Yes
 +
|sse3=Yes
 +
|ssse3=Yes
 +
|sse41=Yes
 +
|sse42=Yes
 +
|sse4a=No
 +
|avx=Yes
 +
|avx2=Yes
 +
|avx512f=Yes
 +
|avx512cd=Yes
 +
|avx512er=No
 +
|avx512pf=No
 +
|avx512bw=Yes
 +
|avx512dq=Yes
 +
|avx512vl=Yes
 +
|avx512ifma=No
 +
|avx512vbmi=No
 +
|avx5124fmaps=No
 +
|avx5124vnniw=No
 +
|avx512vpopcntdq=No
 +
|abm=Yes
 +
|tbm=No
 +
|bmi1=Yes
 +
|bmi2=Yes
 +
|fma3=Yes
 +
|fma4=No
 +
|aes=Yes
 +
|rdrand=Yes
 +
|sha=No
 +
|xop=No
 +
|adx=Yes
 +
|clmul=Yes
 +
|f16c=Yes
 +
|tbt1=No
 +
|tbt2=Yes
 +
|tbmt3=No
 +
|bpt=No
 +
|eist=Yes
 +
|sst=Yes
 +
|flex=No
 +
|fastmem=No
 +
|ivmd=Yes
 +
|intelnodecontroller=Yes
 +
|intelnode=Yes
 +
|kpt=Yes
 +
|ptt=Yes
 +
|intelrunsure=Yes
 +
|mbe=Yes
 +
|isrt=No
 +
|sba=No
 +
|mwt=No
 +
|sipp=No
 +
|att=No
 +
|ipt=No
 +
|tsx=Yes
 +
|txt=Yes
 +
|ht=Yes
 +
|vpro=Yes
 +
|vtx=Yes
 +
|vtd=Yes
 +
|ept=Yes
 +
|mpx=No
 +
|sgx=No
 +
|securekey=No
 +
|osguard=No
 +
|3dnow=No
 +
|e3dnow=No
 +
|smartmp=No
 +
|powernow=No
 +
|amdvi=No
 +
|amdv=No
 +
|amdsme=No
 +
|amdtsme=No
 +
|amdsev=No
 +
|rvi=No
 +
|smt=No
 +
|sensemi=No
 +
|xfr=No
 
}}
 
}}
'''Xeon Platinum 8160M''' is a {{arch|64}} [[x86]] high-performance server [[multiprocessor]] set to be introduced by [[Intel]] in the second quarter of 2017. This processor is based on the server configuration of the {{intel|Skylake|l=arch}} microarchitecture (a {{intel|Skylake SP|l=core}} core) and is manufactured on Intel's [[14 nm process]]. The 8160M operates at 2.1 GHz.
 
  
 +
== Frequencies ==
 +
{{see also|intel/frequency_behavior|l1=Intel's CPU Frequency Behavior}}
 +
{{frequency table
 +
|freq_base=2,100 MHz
 +
|freq_1=3,700 MHz
 +
|freq_2=3,700 MHz
 +
|freq_3=3,500 MHz
 +
|freq_4=3,500 MHz
 +
|freq_5=3,400 MHz
 +
|freq_6=3,400 MHz
 +
|freq_7=3,400 MHz
 +
|freq_8=3,400 MHz
 +
|freq_9=3,400 MHz
 +
|freq_10=3,400 MHz
 +
|freq_11=3,400 MHz
 +
|freq_12=3,400 MHz
 +
|freq_13=3,200 MHz
 +
|freq_14=3,200 MHz
 +
|freq_15=3,200 MHz
 +
|freq_16=3,200 MHz
 +
|freq_17=3,000 MHz
 +
|freq_18=3,000 MHz
 +
|freq_19=3,000 MHz
 +
|freq_20=3,000 MHz
 +
|freq_21=2,800 MHz
 +
|freq_22=2,800 MHz
 +
|freq_23=2,800 MHz
 +
|freq_24=2,800 MHz
 +
|freq_avx2_base=1,800 MHz
 +
|freq_avx2_1=3,600 MHz
 +
|freq_avx2_2=3,600 MHz
 +
|freq_avx2_3=3,400 MHz
 +
|freq_avx2_4=3,400 MHz
 +
|freq_avx2_5=3,300 MHz
 +
|freq_avx2_6=3,300 MHz
 +
|freq_avx2_7=3,300 MHz
 +
|freq_avx2_8=3,300 MHz
 +
|freq_avx2_9=3,200 MHz
 +
|freq_avx2_10=3,200 MHz
 +
|freq_avx2_11=3,200 MHz
 +
|freq_avx2_12=3,200 MHz
 +
|freq_avx2_13=2,900 MHz
 +
|freq_avx2_14=2,900 MHz
 +
|freq_avx2_15=2,900 MHz
 +
|freq_avx2_16=2,900 MHz
 +
|freq_avx2_17=2,600 MHz
 +
|freq_avx2_18=2,600 MHz
 +
|freq_avx2_19=2,600 MHz
 +
|freq_avx2_20=2,600 MHz
 +
|freq_avx2_21=2,500 MHz
 +
|freq_avx2_22=2,500 MHz
 +
|freq_avx2_23=2,500 MHz
 +
|freq_avx2_24=2,500 MHz
 +
|freq_avx512_base=1,400 MHz
 +
|freq_avx512_1=3,500 MHz
 +
|freq_avx512_2=3,500 MHz
 +
|freq_avx512_3=3,300 MHz
 +
|freq_avx512_4=3,300 MHz
 +
|freq_avx512_5=3,000 MHz
 +
|freq_avx512_6=3,000 MHz
 +
|freq_avx512_7=3,000 MHz
 +
|freq_avx512_8=3,000 MHz
 +
|freq_avx512_9=2,600 MHz
 +
|freq_avx512_10=2,600 MHz
 +
|freq_avx512_11=2,600 MHz
 +
|freq_avx512_12=2,600 MHz
 +
|freq_avx512_13=2,300 MHz
 +
|freq_avx512_14=2,300 MHz
 +
|freq_avx512_15=2,300 MHz
 +
|freq_avx512_16=2,300 MHz
 +
|freq_avx512_17=2,100 MHz
 +
|freq_avx512_18=2,100 MHz
 +
|freq_avx512_19=2,100 MHz
 +
|freq_avx512_20=2,100 MHz
 +
|freq_avx512_21=2,000 MHz
 +
|freq_avx512_22=2,000 MHz
 +
|freq_avx512_23=2,000 MHz
 +
|freq_avx512_24=2,000 MHz
 +
}}
  
{{unknown features}}
+
[[Category:microprocessor models by intel based on skylake extreme core count die]]

Latest revision as of 13:21, 8 May 2019

Edit Values
Xeon Platinum 8160M
skylake sp (basic).png
General Info
DesignerIntel
ManufacturerIntel
Model Number8160M
Part NumberCD8067303406600
S-SpecSR3B8
QMS3 (QS)
MarketServer
IntroductionApril 25, 2017 (announced)
July 11, 2017 (launched)
Release Price$7704.00
ShopAmazon
General Specs
FamilyXeon Platinum
Series8000
Frequency2,100 MHz
Turbo Frequency3,700 MHz (1 core)
Clock multiplier21
CPUID0x50654
Microarchitecture
ISAx86-64 (x86)
MicroarchitectureSkylake (server)
PlatformPurley
ChipsetLewisburg
Core NameSkylake SP
Core Family6
Core SteppingH0
Process14 nm
TechnologyCMOS
Word Size64 bit
Cores24
Threads48
Max Memory1,536 GiB
Multiprocessing
Max SMP8-Way (Multiprocessor)
Electrical
TDP150 W
Tcase0 °C – 85 °C
TDTS0 °C – 95 °C
Packaging
PackageFCLGA-3647 (FCLGA)
Dimension76.16 mm × 56.6 mm
Pitch0.8585 mm × 0.9906 mm
Contacts3647
SocketSocket P, LGA-3647
Succession

Xeon Platinum 8160M is a 64-bit 24-core x86 multi-socket highest performance server microprocessor introduced by Intel in mid-2017. This chip supports up to 8-way multiprocessing. The Platinum 8160M, which is based on the server configuration of the Skylake microarchitecture and is manufactured on a 14 nm+ process, sports 2 AVX-512 FMA units as well as three Ultra Path Interconnect links. This microprocessor, which operates at 2.1 GHz with a TDP of 150 W and a turbo boost frequency of up to 3.7 GHz, supports up 1.5 TiB of hexa-channel DDR4-2666 ECC memory.

As indicated by the M suffix, this specific model supports double the memory capacity for up to 1.5 TiB per socket.

Cache[edit]

Main article: Skylake § Cache

[Edit/Modify Cache Info]

hierarchy icon.svg
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory.

The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC.

Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies.

Note: All units are in kibibytes and mebibytes.
L1$1.5 MiB
1,536 KiB
1,572,864 B
L1I$768 KiB
786,432 B
0.75 MiB
24x32 KiB8-way set associative 
L1D$768 KiB
786,432 B
0.75 MiB
24x32 KiB8-way set associativewrite-back

L2$24 MiB
24,576 KiB
25,165,824 B
0.0234 GiB
  24x1 MiB16-way set associativewrite-back

L3$33 MiB
33,792 KiB
34,603,008 B
0.0322 GiB
  24x1.375 MiB11-way set associativewrite-back

Memory controller[edit]

[Edit/Modify Memory Info]

ram icons.svg
Integrated Memory Controller
Max TypeDDR4-2666
Supports ECCYes
Max Mem1,536 GiB
Controllers2
Channels6
Max Bandwidth119.21 GiB/s
122,071.04 MiB/s
128.001 GB/s
128,000.763 MB/s
0.116 TiB/s
0.128 TB/s
Bandwidth
Single 19.87 GiB/s
Double 39.74 GiB/s
Quad 79.47 GiB/s
Hexa 119.21 GiB/s

Expansions[edit]

[Edit/Modify Expansions Info]

ide icon.svg
Expansion Options
PCIe
Revision3.0
Max Lanes48
Configsx16, x8, x4


Features[edit]

[Edit/Modify Supported Features]

Cog-icon-grey.svg
Supported x86 Extensions & Processor Features
MMXMMX Extension
EMMXExtended MMX Extension
SSEStreaming SIMD Extensions
SSE2Streaming SIMD Extensions 2
SSE3Streaming SIMD Extensions 3
SSSE3Supplemental SSE3
SSE4.1Streaming SIMD Extensions 4.1
SSE4.2Streaming SIMD Extensions 4.2
AVXAdvanced Vector Extensions
AVX2Advanced Vector Extensions 2
AVX-512Advanced Vector 512-bit
AVX512FAVX-512 Foundation
AVX512CDAVX-512 Conflict Detection
AVX512BWAVX-512 Byte and Word
AVX512DQAVX-512 Doubleword and Quadword Instructions
AVX512VLAVX-512 Vector Length
ABMAdvanced Bit Manipulation
BMI1Bit Manipulation Instruction Set 1
BMI2Bit Manipulation Instruction Set 2
FMA33-Operand Fused-Multiply-Add
AESAES Encryption Instructions
RdRandHardware RNG
ADXMulti-Precision Add-Carry
CLMULCarry-less Multiplication Extension
F16C16-bit Floating Point Conversion
x86-1616-bit x86
x86-3232-bit x86
x86-6464-bit x86
RealReal Mode
ProtectedProtected Mode
SMMSystem Management Mode
FPUIntegrated x87 FPU
NXNo-eXecute
HTHyper-Threading
TBT 2.0Turbo Boost Technology 2.0
EISTEnhanced SpeedStep Technology
SSTSpeed Shift Technology
TXTTrusted Execution Technology (SMX)
vProIntel vPro
VT-xVT-x (Virtualization)
VT-dVT-d (I/O MMU virtualization)
EPTExtended Page Tables (SLAT)
TSXTransactional Synchronization Extensions
VMDVolume Management Device
NMNode Manager
KPTKey Protection Technology
PTTPlatform Trust Technology
Run SureRun Sure Technology (RAS Capability)
MBE CtrlMode-Based Execute Control
Node CtrlrNode Controller Support

Frequencies[edit]

See also: Intel's CPU Frequency Behavior

[Modify Frequency Info]

ModeBaseTurbo Frequency/Active Cores
123456789101112131415161718192021222324
Normal2,100 MHz3,700 MHz3,700 MHz3,500 MHz3,500 MHz3,400 MHz3,400 MHz3,400 MHz3,400 MHz3,400 MHz3,400 MHz3,400 MHz3,400 MHz3,200 MHz3,200 MHz3,200 MHz3,200 MHz3,000 MHz3,000 MHz3,000 MHz3,000 MHz2,800 MHz2,800 MHz2,800 MHz2,800 MHz
AVX21,800 MHz3,600 MHz3,600 MHz3,400 MHz3,400 MHz3,300 MHz3,300 MHz3,300 MHz3,300 MHz3,200 MHz3,200 MHz3,200 MHz3,200 MHz2,900 MHz2,900 MHz2,900 MHz2,900 MHz2,600 MHz2,600 MHz2,600 MHz2,600 MHz2,500 MHz2,500 MHz2,500 MHz2,500 MHz
AVX5121,400 MHz3,500 MHz3,500 MHz3,300 MHz3,300 MHz3,000 MHz3,000 MHz3,000 MHz3,000 MHz2,600 MHz2,600 MHz2,600 MHz2,600 MHz2,300 MHz2,300 MHz2,300 MHz2,300 MHz2,100 MHz2,100 MHz2,100 MHz2,100 MHz2,000 MHz2,000 MHz2,000 MHz2,000 MHz
has advanced vector extensionstrue +
has advanced vector extensions 2true +
has extended page tables supporttrue +
has featureAdvanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Encryption Standard Instruction Set Extension +, Hyper-Threading Technology +, Enhanced SpeedStep Technology +, Intel vPro Technology +, Intel VT-x +, Intel VT-d +, Extended Page Tables +, Transactional Synchronization Extensions +, Memory Protection Extensions + and OS Guard +
has intel enhanced speedstep technologytrue +
has intel supervisor mode execution protectiontrue +
has intel vpro technologytrue +
has intel vt-d technologytrue +
has intel vt-x technologytrue +
has second level address translation supporttrue +
has simultaneous multithreadingtrue +
has transactional synchronization extensionstrue +
has x86 advanced encryption standard instruction set extensiontrue +
x86/has memory protection extensionstrue +