From WikiChip
Difference between revisions of "intel/atom/z510"
(Created page with "{{intel title|Atom Z510}} {{mpu | name = Atom Z510 | no image = | image = silverthorne.png | image size = | caption...") |
m (Bot: moving all {{mpu}} to {{chip}}) |
||
| (14 intermediate revisions by 2 users not shown) | |||
| Line 1: | Line 1: | ||
{{intel title|Atom Z510}} | {{intel title|Atom Z510}} | ||
| − | {{ | + | {{chip |
| name = Atom Z510 | | name = Atom Z510 | ||
| no image = | | no image = | ||
| Line 10: | Line 10: | ||
| model number = Z510 | | model number = Z510 | ||
| part number = AC80566UC005DE | | part number = AC80566UC005DE | ||
| − | | part number | + | | part number 2 = |
| s-spec = SLB2C | | s-spec = SLB2C | ||
| s-spec 2 = | | s-spec 2 = | ||
| − | | s-spec qs = | + | | s-spec qs = QENE |
| market = Mobile | | market = Mobile | ||
| first announced = April 2, 2008 | | first announced = April 2, 2008 | ||
| Line 19: | Line 19: | ||
| last order = | | last order = | ||
| last shipment = | | last shipment = | ||
| − | | release price = | + | | release price = $45 |
| family = Atom | | family = Atom | ||
| Line 26: | Line 26: | ||
| frequency = 1,100 MHz | | frequency = 1,100 MHz | ||
| bus type = FSB | | bus type = FSB | ||
| − | | bus speed = 400 | + | | bus speed = 100 MHz |
| + | | bus rate = 400 MT/s | ||
| clock multiplier = 11 | | clock multiplier = 11 | ||
| cpuid = 106C2 | | cpuid = 106C2 | ||
| Line 47: | Line 48: | ||
| word size = 32 bit | | word size = 32 bit | ||
| core count = 1 | | core count = 1 | ||
| − | | thread count = | + | | thread count = 1 |
| max cpus = 1 | | max cpus = 1 | ||
| − | | package module 1 = {{packages/intel/ | + | |
| + | | power = | ||
| + | | average power = 220 mW | ||
| + | | idle power = 100 mW | ||
| + | | v core min = 0.75 V | ||
| + | | v core max = 1.1 V | ||
| + | | sdp = 960 mW | ||
| + | | tdp = 2 W | ||
| + | | tjunc min = 0 °C | ||
| + | | tjunc max = 90 °C | ||
| + | | tcase min = 0 °C | ||
| + | | tcase max = 70 °C | ||
| + | | tstorage min = -40 °C | ||
| + | | tstorage max = 85 °C | ||
| + | |||
| + | | package module 1 = {{packages/intel/fcbga-441}} | ||
| + | }} | ||
| + | '''Z510''' is an ultra-low power {{arch|32}} [[x86]] microprocessor introduced by [[Intel]] in early 2008 specifically for Mobile Internet Devices (MID). The Z510, which is based on the {{intel|Bonnell|l=arch}} microarchitecture ({{intel|Silverthorne|l=core}} core), is manufactured on a [[45 nm process]]. This processor operates at 1.1 Ghz with a TDP of just 2 W and an average power of 220 mW. The MPU features a legacy 400 MT/s [[front-side bus]] capable of communicating with the {{intel|Poulsbo|l=chipset}} chipset in both low-power [[CMOS]] mode as well as normal [[GTL]] mode (which also works with other chipsets). | ||
| + | |||
| + | Model price includes the {{intel|Poulsbo|chipset|l=chipset}}. | ||
| + | |||
| + | == Cache == | ||
| + | {{main|intel/microarchitectures/bonnell#Memory_Hierarchy|l1=Bonnell § Cache}} | ||
| + | {{cache size | ||
| + | |l1 cache=56 KiB | ||
| + | |l1i cache=32 KiB | ||
| + | |l1i break=1x32 KiB | ||
| + | |l1i desc=8-way set associative | ||
| + | |l1d cache=24 KiB | ||
| + | |l1d break=1x24 KiB | ||
| + | |l1d desc=6-way set associative | ||
| + | |l1d policy=write-back | ||
| + | |l2 cache=512 KiB | ||
| + | |l2 break=1x512 KiB | ||
| + | |l2 desc=8-way set associative | ||
| + | }} | ||
| + | |||
| + | == Memory controller == | ||
| + | This processor has no integrated memory controller. | ||
| + | |||
| + | == Graphics == | ||
| + | This processor has no integrated graphics. | ||
| + | |||
| + | == Features == | ||
| + | {{x86 features | ||
| + | |real=Yes | ||
| + | |protected=Yes | ||
| + | |smm=Yes | ||
| + | |fpu=Yes | ||
| + | |x8616=Yes | ||
| + | |x8632=Yes | ||
| + | |x8664=No | ||
| + | |nx=Yes | ||
| + | |mmx=Yes | ||
| + | |emmx=Yes | ||
| + | |sse=Yes | ||
| + | |sse2=Yes | ||
| + | |sse3=Yes | ||
| + | |ssse3=Yes | ||
| + | |sse41=No | ||
| + | |sse42=No | ||
| + | |sse4a=No | ||
| + | |avx=No | ||
| + | |avx2=No | ||
| + | |||
| + | |abm=No | ||
| + | |tbm=No | ||
| + | |bmi1=No | ||
| + | |bmi2=No | ||
| + | |fma3=No | ||
| + | |fma4=No | ||
| + | |aes=No | ||
| + | |rdrand=No | ||
| + | |sha=No | ||
| + | |xop=No | ||
| + | |adx=No | ||
| + | |clmul=No | ||
| + | |f16c=No | ||
| + | |tbt1=No | ||
| + | |tbt2=No | ||
| + | |tbmt3=No | ||
| + | |bpt=No | ||
| + | |eist=Yes | ||
| + | |sst=No | ||
| + | |flex=No | ||
| + | |fastmem=No | ||
| + | |isrt=No | ||
| + | |sba=No | ||
| + | |mwt=No | ||
| + | |sipp=No | ||
| + | |att=No | ||
| + | |ipt=No | ||
| + | |tsx=No | ||
| + | |txt=No | ||
| + | |ht=No | ||
| + | |vpro=No | ||
| + | |vtx=No | ||
| + | |vtd=No | ||
| + | |ept=No | ||
| + | |mpx=No | ||
| + | |sgx=No | ||
| + | |securekey=No | ||
| + | |osguard=No | ||
| + | |3dnow=No | ||
| + | |e3dnow=No | ||
| + | |smartmp=No | ||
| + | |powernow=No | ||
| + | |amdvi=No | ||
| + | |amdv=No | ||
| + | |rvi=No | ||
| + | |smt=No | ||
| + | |sensemi=No | ||
| + | |xfr=No | ||
}} | }} | ||
| − | + | ||
| + | == Die Shot == | ||
| + | {{see also|intel/microarchitectures/bonnell#Silverthorne|l1=Bonnell § Silverthorne Die}} | ||
| + | * [[45 nm process]] | ||
| + | * 9 metal layers | ||
| + | * 47,212,207 transistors | ||
| + | * 3.1 mm x 7.8 mm | ||
| + | * 24.18 mm² die size | ||
| + | |||
| + | [[File:Silverthorne die shot.jpg|650px]] | ||
| + | |||
| + | |||
| + | [[File:Silverthorne die shot (marked).png|650px]] | ||
| + | |||
| + | == Documents == | ||
| + | === Datasheet === | ||
| + | * [[:File:atom z5xx.pdf|Intel Atom Processor Z5xx Series Datasheet]], June 2010 | ||
| + | * [[:File:atom z5xx update.pdf|Intel Atom Processor Z5xx Series Datasheet Specification Update]], July 2014 | ||
| + | |||
| + | === Other === | ||
| + | * [[:File:atom z5xx product brief.pdf|Atom Z5xx Product Brief]], 2008 | ||
Latest revision as of 15:14, 13 December 2017
| Edit Values | |||||||||
| Atom Z510 | |||||||||
| Silverthorne chip | |||||||||
| General Info | |||||||||
| Designer | Intel | ||||||||
| Manufacturer | Intel | ||||||||
| Model Number | Z510 | ||||||||
| Part Number | AC80566UC005DE | ||||||||
| S-Spec | SLB2C QENE (QS) | ||||||||
| Market | Mobile | ||||||||
| Introduction | April 2, 2008 (announced) April 2, 2008 (launched) | ||||||||
| Release Price | $45 | ||||||||
| Shop | Amazon | ||||||||
| General Specs | |||||||||
| Family | Atom | ||||||||
| Series | Z500 | ||||||||
| Locked | Yes | ||||||||
| Frequency | 1,100 MHz | ||||||||
| Bus type | FSB | ||||||||
| Bus speed | 100 MHz | ||||||||
| Bus rate | 400 MT/s | ||||||||
| Clock multiplier | 11 | ||||||||
| CPUID | 106C2 | ||||||||
| Microarchitecture | |||||||||
| ISA | x86-32 (x86) | ||||||||
| Microarchitecture | Bonnell | ||||||||
| Platform | Menlow | ||||||||
| Chipset | Poulsbo | ||||||||
| Core Name | Silverthorne | ||||||||
| Core Family | 6 | ||||||||
| Core Model | 28 | ||||||||
| Core Stepping | C0 | ||||||||
| Process | 45 nm | ||||||||
| Transistors | 47,212,207 | ||||||||
| Technology | CMOS | ||||||||
| Die | 24.18 mm² 7.8 mm × 3.1 mm | ||||||||
| Word Size | 32 bit | ||||||||
| Cores | 1 | ||||||||
| Threads | 1 | ||||||||
| Multiprocessing | |||||||||
| Max SMP | 1-Way (Uniprocessor) | ||||||||
| Electrical | |||||||||
| Power dissipation (average) | 220 mW | ||||||||
| Power (idle) | 100 mW | ||||||||
| Vcore | 0.75 V-1.1 V | ||||||||
| SDP | 960 mW | ||||||||
| TDP | 2 W | ||||||||
| Tjunction | 0 °C – 90 °C | ||||||||
| Tcase | 0 °C – 70 °C | ||||||||
| Tstorage | -40 °C – 85 °C | ||||||||
| Packaging | |||||||||
| |||||||||
Z510 is an ultra-low power 32-bit x86 microprocessor introduced by Intel in early 2008 specifically for Mobile Internet Devices (MID). The Z510, which is based on the Bonnell microarchitecture (Silverthorne core), is manufactured on a 45 nm process. This processor operates at 1.1 Ghz with a TDP of just 2 W and an average power of 220 mW. The MPU features a legacy 400 MT/s front-side bus capable of communicating with the Poulsbo chipset in both low-power CMOS mode as well as normal GTL mode (which also works with other chipsets).
Model price includes the chipset.
Contents
Cache[edit]
- Main article: Bonnell § Cache
|
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||
|
|||||||||||||||||||||||||
Memory controller[edit]
This processor has no integrated memory controller.
Graphics[edit]
This processor has no integrated graphics.
Features[edit]
[Edit/Modify Supported Features]
|
Supported x86 Extensions & Processor Features
|
||||||||||||||||||||||||||||
|
||||||||||||||||||||||||||||
Die Shot[edit]
- See also: Bonnell § Silverthorne Die
- 45 nm process
- 9 metal layers
- 47,212,207 transistors
- 3.1 mm x 7.8 mm
- 24.18 mm² die size
Documents[edit]
Datasheet[edit]
- Intel Atom Processor Z5xx Series Datasheet, June 2010
- Intel Atom Processor Z5xx Series Datasheet Specification Update, July 2014
Other[edit]
- Atom Z5xx Product Brief, 2008
Facts about "Atom Z510 - Intel"
| Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki. | Atom Z510 - Intel#package + |
| base frequency | 1,100 MHz (1.1 GHz, 1,100,000 kHz) + |
| bus rate | 400 MT/s (0.4 GT/s, 400,000 kT/s) + |
| bus speed | 100 MHz (0.1 GHz, 100,000 kHz) + |
| bus type | FSB + |
| chipset | Poulsbo + |
| clock multiplier | 11 + |
| core count | 1 + |
| core family | 6 + |
| core model | 28 + |
| core name | Silverthorne + |
| core stepping | C0 + |
| core voltage (max) | 1.1 V (11 dV, 110 cV, 1,100 mV) + |
| core voltage (min) | 0.75 V (7.5 dV, 75 cV, 750 mV) + |
| cpuid | 106C2 + |
| designer | Intel + |
| die area | 24.18 mm² (0.0375 in², 0.242 cm², 24,180,000 µm²) + |
| die length | 7.8 mm (0.78 cm, 0.307 in, 7,800 µm) + |
| die width | 3.1 mm (0.31 cm, 0.122 in, 3,100 µm) + |
| family | Atom + |
| first announced | April 2, 2008 + |
| first launched | April 2, 2008 + |
| full page name | intel/atom/z510 + |
| has feature | Enhanced SpeedStep Technology + |
| has intel enhanced speedstep technology | true + |
| has locked clock multiplier | true + |
| instance of | microprocessor + |
| isa | x86-32 + |
| isa family | x86 + |
| l1$ size | 56 KiB (57,344 B, 0.0547 MiB) + |
| l1d$ description | 6-way set associative + |
| l1d$ size | 24 KiB (24,576 B, 0.0234 MiB) + |
| l1i$ description | 8-way set associative + |
| l1i$ size | 32 KiB (32,768 B, 0.0313 MiB) + |
| l2$ description | 8-way set associative + |
| l2$ size | 0.5 MiB (512 KiB, 524,288 B, 4.882812e-4 GiB) + |
| ldate | April 2, 2008 + |
| main image | |
| main image caption | Silverthorne chip + |
| manufacturer | Intel + |
| market segment | Mobile + |
| max case temperature | 343.15 K (70 °C, 158 °F, 617.67 °R) + |
| max cpu count | 1 + |
| max junction temperature | 363.15 K (90 °C, 194 °F, 653.67 °R) + |
| max storage temperature | 358.15 K (85 °C, 185 °F, 644.67 °R) + |
| microarchitecture | Bonnell + |
| min case temperature | 273.15 K (0 °C, 32 °F, 491.67 °R) + |
| min junction temperature | 273.15 K (0 °C, 32 °F, 491.67 °R) + |
| min storage temperature | 233.15 K (-40 °C, -40 °F, 419.67 °R) + |
| model number | Z510 + |
| name | Atom Z510 + |
| package | FCBGA-441 + |
| part number | AC80566UC005DE + |
| platform | Menlow + |
| power dissipation (average) | 0.22 W (220 mW, 2.9502e-4 hp, 2.2e-4 kW) + |
| power dissipation (idle) | 0.1 W (100 mW, 1.341e-4 hp, 1.0e-4 kW) + |
| process | 45 nm (0.045 μm, 4.5e-5 mm) + |
| release price | $ 45.00 (€ 40.50, £ 36.45, ¥ 4,649.85) + |
| s-spec | SLB2C + |
| s-spec (qs) | QENE + |
| sdp | 0.96 W (960 mW, 0.00129 hp, 9.6e-4 kW) + |
| series | Z500 + |
| smp max ways | 1 + |
| socket | BGA-441 + |
| tdp | 2 W (2,000 mW, 0.00268 hp, 0.002 kW) + |
| technology | CMOS + |
| thread count | 1 + |
| transistor count | 47,212,207 + |
| word size | 32 bit (4 octets, 8 nibbles) + |