From WikiChip
Difference between revisions of "intel/atom x5/x5-z8350"
m (→Cache) |
(Fix typo introduce > introduced) |
||
(16 intermediate revisions by 9 users not shown) | |||
Line 1: | Line 1: | ||
{{intel title|Atom x5-Z8350}} | {{intel title|Atom x5-Z8350}} | ||
− | {{ | + | {{chip |
− | | name | + | |name=Intel Atom x5-Z8350 |
− | | no image | + | |no image=Yes |
− | | | + | |designer=Intel |
− | + | |manufacturer=Intel | |
− | + | |model number=x5-Z8350 | |
− | | manufacturer | + | |part number=FJ8066401836620 |
− | | model number | + | |s-spec=SR2KT |
− | | part number | + | |s-spec qs=QK1H |
− | | market | + | |market=Mobile |
− | | first announced | + | |first announced=February 8, 2016 |
− | | first launched | + | |first launched=February 8, 2016 |
− | + | |family=Atom x5 | |
− | + | |series=Z8000 | |
− | + | |locked=Yes | |
− | | family | + | |frequency=1440 MHz |
− | | series | + | |turbo frequency1=1920 MHz |
− | | locked | + | |cpuid=0x000406C4 |
− | | frequency | + | |microarch=Airmont |
− | + | |platform=Cherry Trail | |
− | | turbo frequency1 | + | |core name=Cherry Trail |
− | + | |core stepping=D1 | |
− | + | |process=14 nm | |
− | + | |technology=CMOS | |
− | + | |word size=64 bit | |
− | + | |core count=4 | |
− | + | |thread count=4 | |
− | | cpuid | + | |max cpus=1 |
− | + | |max memory=2 GiB | |
− | | microarch | + | |sdp=2 W |
− | | platform | + | |temp min=0 °C |
− | | core name | + | |temp max=90 °C |
− | | core stepping | + | |turbo frequency=Yes |
− | | process | + | |packaging=Yes |
− | + | |package=UTFCBGA592 | |
− | | technology | + | |package type=UTFCBGA |
− | + | |package size=17mm x 17mm | |
− | | word size | + | |socket=BGA592 |
− | | core count | + | |socket type=BGA |
− | | thread count | ||
− | | max cpus | ||
− | | max memory | ||
− | |||
− | |||
− | |||
− | |||
− | | sdp | ||
− | | | ||
− | |||
− | |||
− | |||
− | | temp max | ||
− | | | ||
− | |||
− | | packaging | ||
− | | package | ||
− | | package type | ||
− | |||
− | | package size | ||
− | | socket | ||
− | | socket type | ||
}} | }} | ||
− | The '''Atom x5-Z8350''' is a {{arch|64}} quad-core [[system on a chip]] | + | The '''Atom x5-Z8350''' is a {{arch|64}} quad-core [[system on a chip]] introduced by [[Intel]] in early 2015. This ultra-low power SoC has a scenario design power of 2 W and operates at a base frequency of 1.44 GHz with a burst up to 1.92 GHz and supports up to 2 GB of memory. This chip incorporates the {{intel|HD Graphics (Cherry Trail)}} GPU. |
== Cache == | == Cache == | ||
− | {{main|intel/microarchitectures/airmont#Memory_Hierarchy|l1=Airmont | + | {{main|intel/microarchitectures/airmont#Memory_Hierarchy|l1=Airmont § Cache}} |
{{cache info | {{cache info | ||
− | |l1i cache=128 | + | |l1i cache=128 KiB |
− | |l1i break=4x32 | + | |l1i break=4x32 KiB |
|l1i desc=8-way set associative | |l1i desc=8-way set associative | ||
|l1i extra=(per core) | |l1i extra=(per core) | ||
− | |l1d cache=96 | + | |l1d cache=96 KiB |
− | |l1d break=4x24 | + | |l1d break=4x24 KiB |
|l1d desc=6-way set associative | |l1d desc=6-way set associative | ||
|l1d extra=(per core) | |l1d extra=(per core) | ||
− | |l2 cache=2 | + | |l2 cache=2 MiB |
− | |l2 break=2x1 | + | |l2 break=2x1 MiB |
|l2 desc=16-way set associative | |l2 desc=16-way set associative | ||
|l2 extra=(per 2 cores) | |l2 extra=(per 2 cores) | ||
− | |l3 cache=0 | + | |l3 cache=0 KiB |
|l3 desc=No L3$ | |l3 desc=No L3$ | ||
}} | }} | ||
Line 101: | Line 79: | ||
| frequency = 200 MHz | | frequency = 200 MHz | ||
| max frequency = 500 MHz | | max frequency = 500 MHz | ||
− | | max memory = 2 | + | | max memory = 2 GiB |
| output edp = Yes | | output edp = Yes | ||
| output dp = | | output dp = | ||
Line 108: | Line 86: | ||
| output dvi = | | output dvi = | ||
| directx ver = 11.1 | | directx ver = 11.1 | ||
− | | opengl ver = 4. | + | | opengl ver = 4.4 |
| opencl ver = 1.2 | | opencl ver = 1.2 | ||
| opengl es ver = 3.0 | | opengl es ver = 3.0 | ||
Line 131: | Line 109: | ||
}} | }} | ||
− | * Video decode hardware acceleration including support for H.263, MPEG4, H.264, H.265 (HEVC), VP8, VP9, MVC, MPEG2, VC1, JPEG. | + | * Video decode hardware acceleration including support for H.263, MPEG4, H.264, H.265 (HEVC,8bit), VP8, VP9, MVC, MPEG2, VC1, JPEG. |
* Video encode hardware acceleration including support for H.264, H.263, VP8, MVC, JPEG. | * Video encode hardware acceleration including support for H.264, H.263, VP8, MVC, JPEG. | ||
* Four planes available per pipe - 1x Primary, 2x Video Sprite & 1x Cursor. | * Four planes available per pipe - 1x Primary, 2x Video Sprite & 1x Cursor. | ||
Line 137: | Line 115: | ||
== Expansions == | == Expansions == | ||
− | {{ | + | {{expansions |
| pcie revision = 2.0 | | pcie revision = 2.0 | ||
| pcie lanes = 1 | | pcie lanes = 1 | ||
Line 144: | Line 122: | ||
== Features == | == Features == | ||
− | {{ | + | {{x86 features |
− | | | + | |real=No |
− | | | + | |protected=No |
− | | | + | |smm=No |
− | | | + | |fpu=No |
− | | | + | |x8616=No |
− | | | + | |x8632=No |
− | | | + | |x8664=Yes |
− | | | + | |nx=Yes |
− | | | + | |mmx=Yes |
− | | | + | |emmx=No |
− | | sse | + | |sse=Yes |
− | | sse2 | + | |sse2=Yes |
− | | sse3 | + | |sse3=Yes |
− | | ssse3 | + | |ssse3=Yes |
− | | | + | |sse41=Yes |
− | | | + | |sse42=Yes |
− | | | + | |sse4a=No |
− | | | + | |sse_gfni=No |
− | | avx | + | |avx=No |
− | | avx2 | + | |avx_gfni=No |
− | | | + | |avx2=No |
− | | bmi1 | + | |avx512f=No |
− | | bmi2 | + | |avx512cd=No |
− | | f16c | + | |avx512er=No |
− | | | + | |avx512pf=No |
− | | sgx | + | |avx512bw=No |
− | | | + | |avx512dq=No |
+ | |avx512vl=No | ||
+ | |avx512ifma=No | ||
+ | |avx512vbmi=No | ||
+ | |avx5124fmaps=No | ||
+ | |avx512vnni=No | ||
+ | |avx5124vnniw=No | ||
+ | |avx512vpopcntdq=No | ||
+ | |avx512gfni=No | ||
+ | |avx512vaes=No | ||
+ | |avx512vbmi2=No | ||
+ | |avx512bitalg=No | ||
+ | |avx512vpclmulqdq=No | ||
+ | |abm=No | ||
+ | |tbm=No | ||
+ | |bmi1=No | ||
+ | |bmi2=No | ||
+ | |fma3=No | ||
+ | |fma4=No | ||
+ | |aes=Yes | ||
+ | |rdrand=No | ||
+ | |sha=No | ||
+ | |xop=No | ||
+ | |adx=No | ||
+ | |clmul=No | ||
+ | |f16c=No | ||
+ | |bfloat16=No | ||
+ | |tbt1=No | ||
+ | |tbt2=No | ||
+ | |tbmt3=No | ||
+ | |tvb=No | ||
+ | |bpt=Yes | ||
+ | |eist=Yes | ||
+ | |sst=No | ||
+ | |flex=No | ||
+ | |fastmem=No | ||
+ | |ivmd=No | ||
+ | |intelnodecontroller=No | ||
+ | |intelnode=No | ||
+ | |kpt=No | ||
+ | |ptt=No | ||
+ | |intelrunsure=No | ||
+ | |mbe=No | ||
+ | |isrt=No | ||
+ | |sba=No | ||
+ | |mwt=No | ||
+ | |sipp=No | ||
+ | |att=No | ||
+ | |ipt=No | ||
+ | |tsx=No | ||
+ | |txt=No | ||
+ | |ht=No | ||
+ | |vpro=No | ||
+ | |vtx=Yes | ||
+ | |vtd=No | ||
+ | |ept=No | ||
+ | |mpx=No | ||
+ | |sgx=No | ||
+ | |securekey=No | ||
+ | |osguard=No | ||
+ | |intqat=No | ||
+ | |dlboost=No | ||
+ | |3dnow=No | ||
+ | |e3dnow=No | ||
+ | |smartmp=No | ||
+ | |powernow=No | ||
+ | |amdvi=No | ||
+ | |amdv=No | ||
+ | |amdsme=No | ||
+ | |amdtsme=No | ||
+ | |amdsev=No | ||
+ | |rvi=No | ||
+ | |smt=No | ||
+ | |sensemi=No | ||
+ | |xfr=No | ||
+ | |xfr2=No | ||
+ | |mxfr=No | ||
+ | |amdpb=No | ||
+ | |amdpb2=No | ||
+ | |amdpbod=No | ||
+ | |em64t=Yes | ||
+ | |vt-x=Yes | ||
+ | |sse4=Yes | ||
+ | |sse4_1=Yes | ||
+ | |sse4_2=Yes | ||
}} | }} | ||
Latest revision as of 02:44, 19 August 2023
Edit Values | |
Intel Atom x5-Z8350 | |
General Info | |
Designer | Intel |
Manufacturer | Intel |
Model Number | x5-Z8350 |
Part Number | FJ8066401836620 |
S-Spec | SR2KT QK1H (QS) |
Market | Mobile |
Introduction | February 8, 2016 (announced) February 8, 2016 (launched) |
Shop | Amazon |
General Specs | |
Family | Atom x5 |
Series | Z8000 |
Locked | Yes |
Frequency | 1440 MHz |
Turbo Frequency | Yes |
Turbo Frequency | 1920 MHz (1 core) |
CPUID | 0x000406C4 |
Microarchitecture | |
Microarchitecture | Airmont |
Platform | Cherry Trail |
Core Name | Cherry Trail |
Core Stepping | D1 |
Process | 14 nm |
Technology | CMOS |
Word Size | 64 bit |
Cores | 4 |
Threads | 4 |
Max Memory | 2 GiB |
Multiprocessing | |
Max SMP | 1-Way (Uniprocessor) |
Electrical | |
SDP | 2 W |
OP Temperature | 0 °C – 90 °C |
The Atom x5-Z8350 is a 64-bit quad-core system on a chip introduced by Intel in early 2015. This ultra-low power SoC has a scenario design power of 2 W and operates at a base frequency of 1.44 GHz with a burst up to 1.92 GHz and supports up to 2 GB of memory. This chip incorporates the HD Graphics (Cherry Trail) GPU.
Cache[edit]
- Main article: Airmont § Cache
Cache Info [Edit Values] | ||
L1I$ | 128 KiB 131,072 B 0.125 MiB |
4x32 KiB 8-way set associative (per core) |
L1D$ | 96 KiB 98,304 B 0.0938 MiB |
4x24 KiB 6-way set associative (per core) |
L2$ | 2 MiB 2,048 KiB 2,097,152 B 0.00195 GiB |
2x1 MiB 16-way set associative (per 2 cores) |
L3$ | 0 KiB 0 MiB 0 B 0 GiB |
No L3$ |
Memory controller[edit]
Integrated Memory Controller | |
Type | DDR3L-RS 1600, LPDDR3 1600 |
Controllers | 1 |
Channels | 1 |
ECC Support | Yes |
Bandwidth (single) | 12,800 MB/s |
Max memory | 2,048 MB |
Graphics[edit]
Integrated Graphic Information | |
GPU | HD Graphics (Cherry Trail) |
Execution Units | 12 |
Displays | 2 |
Frequency | 200 MHz 0.2 GHz
200,000 KHz |
Max frequency | 500 MHz 0.5 GHz
500,000 KHz |
Max memory | 2 GiB 2,048 MiB
2,097,152 KiB 2,147,483,648 B |
Output | Embedded DisplayPort, HDMI |
DirectX | 11.1 |
OpenGL | 4.4 |
OpenCL | 1.2 |
OpenGL ES | 3.0 |
DVI | 1.4b |
HDMI | 1.4b |
DVI | 1.4b |
Vulkan | 1.0 |
DP | 1.1a |
eDP | 1.3 |
Max HDMI Res | 1920x1080 @60 |
Max DVI Res | 1920x1080 @60 Hz |
Max DSI Res | 1900x1200 @60 Hz |
Max DP Res | 2560x1600 @60 |
Max eDP Res | 1920x1080 @60 Hz |
- Video decode hardware acceleration including support for H.263, MPEG4, H.264, H.265 (HEVC,8bit), VP8, VP9, MVC, MPEG2, VC1, JPEG.
- Video encode hardware acceleration including support for H.264, H.263, VP8, MVC, JPEG.
- Four planes available per pipe - 1x Primary, 2x Video Sprite & 1x Cursor.
- Two dedicated digital Display Serial Interface PHYs implementing MIPI-DSI support.
Expansions[edit]
Expansion Options
|
||||||||
|
Features[edit]
[Edit/Modify Supported Features]
Supported x86 Extensions & Processor Features
|
||||||||||
|
Storage[edit]
- SD Card support (x1 SDR104)
- SDIO support (x1 SDR104)
- eMMC support (4.51)
Audio[edit]
- Low Power Engine (3 I2S ports)
Package[edit]
Property | Value |
---|---|
Type | 17x17mm Type 3 |
IO count | 378 |
Ball count | 592 |
Ball pitch | 0.65mm |
Z-height | 1.002mm |
Facts about "Atom x5-Z8350 - Intel"
has feature | integrated gpu +, SD Card support +, SDIO support +, eMMC support + and Low Power Engine + |
integrated gpu | HD Graphics (Cherry Trail) + |
integrated gpu base frequency | 200 MHz (0.2 GHz, 200,000 KHz) + |
integrated gpu max frequency | 500 MHz (0.5 GHz, 500,000 KHz) + |
l1d$ description | 6-way set associative + |
l1i$ description | 8-way set associative + |
l2$ description | 16-way set associative + |
l3$ description | No L3$ + |