From WikiChip
Difference between revisions of "intel/core m/m3-8114y"
< intel‎ | core m

(rm some previous stuff)
 
(7 intermediate revisions by 2 users not shown)
Line 12: Line 12:
 
|locked=Yes
 
|locked=Yes
 
|frequency=1,500 MHz
 
|frequency=1,500 MHz
|turbo frequency1=2,600 MHz
 
 
|bus type=OPI
 
|bus type=OPI
 
|bus rate=4 GT/s
 
|bus rate=4 GT/s
Line 18: Line 17:
 
|isa=x86-64
 
|isa=x86-64
 
|isa family=x86
 
|isa family=x86
|microarch=Amber Lake
+
|microarch=Cannon Lake
|chipset=Cannon Point
+
|core name=Cannon Lake Y
|core name=Amber Lake Y
 
 
|core family=6
 
|core family=6
|core model=102
+
|process=10 nm
|process=14 nm
 
 
|technology=CMOS
 
|technology=CMOS
 
|word size=64 bit
 
|word size=64 bit
 
|core count=2
 
|core count=2
 
|thread count=4
 
|thread count=4
 +
|max memory=16 GiB
 
|max cpus=1
 
|max cpus=1
|max memory=16 GiB
 
|tdp=4.5 W
 
 
}}
 
}}
'''Core M3-8114Y''' is a {{arch|64}} [[dual-core]] low-end performance ultra-low power [[x86]] mobile microprocessor introduced by [[Intel]] in early [[2018]]. This chip, which is based on the {{intel|Amber Lake|l=arch}} microarchitecture, is fabricated on Intel's [[14 nm process]]. The M3-8114Y operates at 1.5 GHz with a TDP of 5.2 W supporting a {{intel|Turbo Boost}} frequency of 2.6 GHz. The processor supports up to 16 GiB of dual-channel LPDDR4X-2133 memory and incorporates Intel's {{intel|UHD Graphics 615}} [[IGP]] operating at ? MHz with a burst frequency of ? MHz.
+
'''Core M3-8114Y''' is a {{arch|64}} [[dual-core]] low-end performance ultra-low power [[x86]] mobile microprocessor expected to be introduced by [[Intel]] in mid [[2018]]. This chip, which is based on the {{intel|Cannon Lake|l=arch}} microarchitecture, is fabricated on [[Intel's 10 nm process]]. The M3-8114Y operates at 1.5 GHz with a TDP of 5 W. The processor supports up to 16 GiB of dual-channel ? memory and incorporates Intel's {{intel|UHD Graphics ?}} [[IGP]] operating at ? MHz with a burst frequency of ? MHz.
  
  
 
{{unknown features}}
 
{{unknown features}}
 
 
{{leaked info}}
 
  
  
 
== Cache ==
 
== Cache ==
{{main|intel/microarchitectures/amber_lake#Memory_Hierarchy|l1=Amber Lake § Cache}}
+
{{empty section}}
{{cache size
 
|l1 cache=128 KiB
 
|l1i cache=64 KiB
 
|l1i break=2x32 KiB
 
|l1i desc=8-way set associative
 
|l1d cache=64 KiB
 
|l1d break=2x32 KiB
 
|l1d desc=8-way set associative
 
|l1d policy=write-back
 
|l2 cache=512 KiB
 
|l2 break=2x256 KiB
 
|l2 desc=4-way set associative
 
|l2 policy=write-back
 
|l3 cache=4 MiB
 
|l3 break=2x2 MiB
 
|l3 desc=16-way set associative
 
|l3 policy=write-back
 
}}
 
  
 
== Memory controller ==
 
== Memory controller ==
 
{{memory controller
 
{{memory controller
|type=LPDDR4-2133
 
|type 2=LPDDR4X-2133
 
 
|ecc=No
 
|ecc=No
 
|max mem=16 GiB
 
|max mem=16 GiB
Line 87: Line 60:
 
== Graphics ==
 
== Graphics ==
 
{{integrated graphics
 
{{integrated graphics
| gpu                = UHD Graphics 615
+
| gpu                = UHD Graphics ?
 
| device id          =  
 
| device id          =  
 
| designer            = Intel
 
| designer            = Intel
| execution units    = 24
+
| execution units    = ?
 
| max displays        = 3
 
| max displays        = 3
 
| max memory          = 16 GiB
 
| max memory          = 16 GiB

Latest revision as of 05:08, 17 April 2020

Edit Values
M3-8114Y
General Info
DesignerIntel
ManufacturerIntel
Model NumberM3-8114Y
MarketMobile
ShopAmazon
General Specs
FamilyCore M3
SeriesM3-8000
LockedYes
Frequency1,500 MHz
Bus typeOPI
Bus rate4 GT/s
Clock multiplier15
Microarchitecture
ISAx86-64 (x86)
MicroarchitectureCannon Lake
Core NameCannon Lake Y
Core Family6
Process10 nm
TechnologyCMOS
Word Size64 bit
Cores2
Threads4
Max Memory16 GiB
Multiprocessing
Max SMP1-Way (Uniprocessor)

Core M3-8114Y is a 64-bit dual-core low-end performance ultra-low power x86 mobile microprocessor expected to be introduced by Intel in mid 2018. This chip, which is based on the Cannon Lake microarchitecture, is fabricated on Intel's 10 nm process. The M3-8114Y operates at 1.5 GHz with a TDP of 5 W. The processor supports up to 16 GiB of dual-channel ? memory and incorporates Intel's UHD Graphics ? IGP operating at ? MHz with a burst frequency of ? MHz.


DIL16 Blank.svg Preliminary Data! Information presented in this article deal with a microprocessor or chip that was recently announced or leaked, thus missing information regarding its features and exact specification. Information may be incomplete and can change by final release.


Cache[edit]

New text document.svg This section is empty; you can help add the missing info by editing this page.

Memory controller[edit]

[Edit/Modify Memory Info]

ram icons.svg
Integrated Memory Controller
Supports ECCNo
Max Mem16 GiB
Controllers1
Channels2
Max Bandwidth31.78 GiB/s
32,542.72 MiB/s
34.124 GB/s
34,123.515 MB/s
0.031 TiB/s
0.0341 TB/s
Bandwidth
Single 15.89 GiB/s
Double 31.78 GiB/s

Expansions[edit]

[Edit/Modify Expansions Info]

ide icon.svg
Expansion Options
PCIe
Revision3.0
Max Lanes10
Configs1x4, 2x2, 1x2+2x1, 4x1


Graphics[edit]

[Edit/Modify IGP Info]

screen icon.svg
Integrated Graphics Information
GPUUHD Graphics ?
DesignerIntel
Execution Units?
"?" is not a number.
Max Displays3
Max Memory16 GiB
16,384 MiB
16,777,216 KiB
17,179,869,184 B
Frequency300 MHz
0.3 GHz
300,000 KHz
Burst Frequency? MHz
"? MHz" is not a number.
OutputDP, eDP, HDMI, DVI

Max Resolution
HDMI4096x2304 @24 Hz
DP4096x2304 @60 Hz
eDP4096x2304 @60 Hz

Standards
DirectX12
OpenGL4.4
OpenCL2.0
DP1.2
eDP1.4
HDMI1.4a

Additional Features
Intel Quick Sync Video
Intel InTru 3D
Intel Clear Video
Intel Clear Video HD

Features[edit]

[Edit/Modify Supported Features]

Cog-icon-grey.svg
Supported x86 Extensions & Processor Features
MMXMMX Extension
EMMXExtended MMX Extension
SSEStreaming SIMD Extensions
SSE2Streaming SIMD Extensions 2
SSE3Streaming SIMD Extensions 3
SSSE3Supplemental SSE3
SSE4.1Streaming SIMD Extensions 4.1
SSE4.2Streaming SIMD Extensions 4.2
SSE4aStreaming SIMD Extensions 4a
AVXAdvanced Vector Extensions
AVX2Advanced Vector Extensions 2
ABMAdvanced Bit Manipulation
BMI1Bit Manipulation Instruction Set 1
BMI2Bit Manipulation Instruction Set 2
FMA33-Operand Fused-Multiply-Add
AESAES Encryption Instructions
RdRandHardware RNG
SHASHA Extensions
ADXMulti-Precision Add-Carry
CLMULCarry-less Multiplication Extension
F16C16-bit Floating Point Conversion
x86-1616-bit x86
x86-3232-bit x86
x86-6464-bit x86
RealReal Mode
ProtectedProtected Mode
SMMSystem Management Mode
FPUIntegrated x87 FPU
NXNo-eXecute
HTHyper-Threading
TBT 2.0Turbo Boost Technology 2.0
EISTEnhanced SpeedStep Technology
SSTSpeed Shift Technology
VT-xVT-x (Virtualization)
VT-dVT-d (I/O MMU virtualization)
EPTExtended Page Tables (SLAT)
MPXMemory Protection Extensions
SGXSoftware Guard Extensions
Secure KeySecure Key Technology
SMEPOS Guard Technology
Flex MemoryFlex Memory Access
ISRTSmart Response Technology
MWTMy WiFi Technology
Facts about "Core M3-8114Y - Intel"
Has subobject
"Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki.
Core M3-8114Y - Intel#io +
base frequency1,500 MHz (1.5 GHz, 1,500,000 kHz) +
bus rate4,000 MT/s (4 GT/s, 4,000,000 kT/s) +
bus typeOPI +
clock multiplier15 +
core count2 +
core family6 +
core nameCannon Lake Y +
designerIntel +
familyCore M3 +
full page nameintel/core m/m3-8114y +
has advanced vector extensionstrue +
has advanced vector extensions 2true +
has ecc memory supportfalse +
has extended page tables supporttrue +
has featureAdvanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Encryption Standard Instruction Set Extension +, Hyper-Threading Technology +, Turbo Boost Technology 2.0 +, Enhanced SpeedStep Technology +, Speed Shift Technology +, Intel VT-x +, Intel VT-d +, Extended Page Tables +, Memory Protection Extensions +, Software Guard Extensions +, Secure Key Technology +, OS Guard +, Flex Memory Access +, Smart Response Technology + and My WiFi Technology +
has intel enhanced speedstep technologytrue +
has intel flex memory access supporttrue +
has intel my wifi technology supporttrue +
has intel secure key technologytrue +
has intel smart response technology supporttrue +
has intel speed shift technologytrue +
has intel supervisor mode execution protectiontrue +
has intel turbo boost technology 2 0true +
has intel vt-d technologytrue +
has intel vt-x technologytrue +
has locked clock multipliertrue +
has second level address translation supporttrue +
has simultaneous multithreadingtrue +
has x86 advanced encryption standard instruction set extensiontrue +
instance ofmicroprocessor +
integrated gpuUHD Graphics ? +
integrated gpu base frequency300 MHz (0.3 GHz, 300,000 KHz) +
integrated gpu designerIntel +
integrated gpu max memory16,384 MiB (16,777,216 KiB, 17,179,869,184 B, 16 GiB) +
isax86-64 +
isa familyx86 +
ldate3000 +
manufacturerIntel +
market segmentMobile +
max cpu count1 +
max memory16,384 MiB (16,777,216 KiB, 17,179,869,184 B, 16 GiB, 0.0156 TiB) +
max memory bandwidth31.78 GiB/s (32,542.72 MiB/s, 34.124 GB/s, 34,123.515 MB/s, 0.031 TiB/s, 0.0341 TB/s) +
max memory channels2 +
max pcie lanes10 +
microarchitectureCannon Lake +
model numberM3-8114Y +
nameM3-8114Y +
process10 nm (0.01 μm, 1.0e-5 mm) +
seriesM3-8000 +
smp max ways1 +
technologyCMOS +
thread count4 +
word size64 bit (8 octets, 16 nibbles) +
x86/has memory protection extensionstrue +
x86/has software guard extensionstrue +