From WikiChip
Difference between revisions of "hisilicon/kunpeng/920-6426"
(36 intermediate revisions by 7 users not shown) | |||
Line 1: | Line 1: | ||
− | {{hisilicon title| | + | {{hisilicon title|Kunpeng 920-6426}} |
{{chip | {{chip | ||
− | + | |name=Kunpeng 920-6426 | |
− | |name= | + | |image=kunpeng 920 (front).png |
− | | | ||
|designer=HiSilicon | |designer=HiSilicon | ||
|designer 2=ARM Holdings | |designer 2=ARM Holdings | ||
|manufacturer=TSMC | |manufacturer=TSMC | ||
− | |model number= | + | |model number=920-6426 |
|market=Server | |market=Server | ||
|first announced=September, 2018 | |first announced=September, 2018 | ||
− | |first launched= | + | |first launched=January 7, 2019 |
|family=Hi16xx | |family=Hi16xx | ||
− | |frequency= | + | |series=920 |
− | |isa=ARMv8 | + | |frequency=2,600 MHz |
+ | |isa=ARMv8.2 | ||
|isa family=ARM | |isa family=ARM | ||
− | |microarch= | + | |microarch=TaiShan v110 |
− | |core name= | + | |core name=TaiShan v110 |
+ | |transistors=20,000,000,000 | ||
|technology=CMOS | |technology=CMOS | ||
+ | |mcp=Yes | ||
+ | |die count=3 | ||
|word size=64 bit | |word size=64 bit | ||
− | |core count= | + | |core count=64 |
− | |thread count= | + | |thread count=64 |
− | |max | + | |max memory=2 TiB |
− | |max | + | |max cpus=4 |
+ | |tdp=195 W | ||
}} | }} | ||
− | ''' | + | [[File:hi1620 exhibit sign.jpg|thumb|right|Hi1620 on exhibit.]] |
− | + | '''Kunpeng 920-6426''' is a [[tetrahexaconta-core]] {{arch|64}} [[ARM]] server microprocessor introduced by [[HiSilicon]] in early 2019. Fabricated by [[TSMC]] on a [[7 nm process|7nm HPC process]] based on the {{hisilicon|TaiSHan v110|l=arch}} microarchitecture, this chip incorporates 64 cores operating at 2.6 GHz with a TDP of 180 W. This chip supports up to 2 TiB of octa-channel DDR4-2933 memory. | |
− | |||
− | |||
== Cache == | == Cache == | ||
− | {{main| | + | {{main|hisilicon/microarchitectures/taishan_v110#Memory_Hierarchy|l1=TaiShan v110 § Cache}} |
{{cache size | {{cache size | ||
− | |l1 cache= | + | |l1 cache=8 MiB |
− | |l1i cache= | + | |l1i cache=4 MiB |
− | |l1i break= | + | |l1i break=64x64 KiB |
− | + | |l1d cache=4 MiB | |
− | |l1d cache= | + | |l1d break=64x64 KiB |
− | |l1d break= | + | |l2 cache=32 MiB |
− | + | |l2 break=64x512 KiB | |
− | |l2 cache= | + | |l3 cache=64 MiB |
− | |l2 break= | + | |l3 break=64x1 MiB |
− | |||
− | |l3 cache= | ||
− | |l3 break= | ||
− | |||
}} | }} | ||
== Memory controller == | == Memory controller == | ||
{{memory controller | {{memory controller | ||
− | |type=DDR4- | + | |type=DDR4-2933 |
|ecc=Yes | |ecc=Yes | ||
− | |max mem= | + | |max mem=2 TiB |
|controllers=1 | |controllers=1 | ||
− | |channels= | + | |channels=8 |
|width=64 bit | |width=64 bit | ||
− | |max bandwidth= | + | |max bandwidth=190.7 GiB/s |
− | |bandwidth schan= | + | |bandwidth schan=23.84 GiB/s |
− | |bandwidth dchan= | + | |bandwidth dchan=47.68 GiB/s |
− | |bandwidth qchan= | + | |bandwidth qchan=95.37 GiB/s |
+ | |bandwidth ochan=190.7 GiB/s | ||
}} | }} | ||
Line 66: | Line 65: | ||
{{expansions entry | {{expansions entry | ||
|type=PCIe | |type=PCIe | ||
− | |pcie revision= | + | |pcie revision=4.0 |
− | |pcie lanes= | + | |pcie lanes=40 |
− | |pcie config= | + | |pcie config=x16 |
+ | |pcie config 2=x8 | ||
+ | |pcie config 3=x4 | ||
}} | }} | ||
+ | {{expansions entry | ||
+ | |type=USB | ||
+ | |usb revision=3.0 | ||
+ | |usb ports=4 | ||
}} | }} | ||
+ | {{expansions entry | ||
+ | |type=SATA | ||
+ | |sata revision=3.0 | ||
+ | |sata ports=2 | ||
+ | }} | ||
+ | }} | ||
+ | == Features == | ||
+ | {{arm features | ||
+ | |thumb=No | ||
+ | |thumb2=No | ||
+ | |thumbee=No | ||
+ | |vfpv1=No | ||
+ | |vfpv2=No | ||
+ | |vfpv3=No | ||
+ | |vfpv3-d16=No | ||
+ | |vfpv3-f16=No | ||
+ | |vfpv4=No | ||
+ | |vfpv4-d16=No | ||
+ | |vfpv5=No | ||
+ | |neon=Yes | ||
+ | |trustzone=No | ||
+ | |jazelle=No | ||
+ | |wmmx=No | ||
+ | |wmmx2=No | ||
+ | |pmuv3=No | ||
+ | |crc32=Yes | ||
+ | |crypto=Yes | ||
+ | |fp=No | ||
+ | |fp16=Yes | ||
+ | |profile=No | ||
+ | |ras=Yes | ||
+ | |simd=No | ||
+ | |rdm=No | ||
+ | }} | ||
+ | |||
+ | == Utilizing devices == | ||
+ | * [[used by::HiSilicon D06]] | ||
+ | * [[used by::TaiShan 2280]] | ||
+ | * [[used by::TaiShan 5280]] | ||
+ | * [[used by::TaiShan 5290]] | ||
+ | * [[used by::TaiShan X6000]] | ||
+ | |||
+ | {{expand list}} |
Latest revision as of 01:25, 15 February 2020
Edit Values | |
Kunpeng 920-6426 | |
General Info | |
Designer | HiSilicon, ARM Holdings |
Manufacturer | TSMC |
Model Number | 920-6426 |
Market | Server |
Introduction | September, 2018 (announced) January 7, 2019 (launched) |
General Specs | |
Family | Hi16xx |
Series | 920 |
Frequency | 2,600 MHz |
Microarchitecture | |
ISA | ARMv8.2 (ARM) |
Microarchitecture | TaiShan v110 |
Core Name | TaiShan v110 |
Transistors | 20,000,000,000 |
Technology | CMOS |
MCP | Yes (3 dies) |
Word Size | 64 bit |
Cores | 64 |
Threads | 64 |
Max Memory | 2 TiB |
Multiprocessing | |
Max SMP | 4-Way (Multiprocessor) |
Electrical | |
TDP | 195 W |
Kunpeng 920-6426 is a tetrahexaconta-core 64-bit ARM server microprocessor introduced by HiSilicon in early 2019. Fabricated by TSMC on a 7nm HPC process based on the TaiSHan v110 microarchitecture, this chip incorporates 64 cores operating at 2.6 GHz with a TDP of 180 W. This chip supports up to 2 TiB of octa-channel DDR4-2933 memory.
Cache[edit]
- Main article: TaiShan v110 § Cache
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
Memory controller[edit]
Integrated Memory Controller
|
||||||||||||||||
|
Expansions[edit]
Expansion Options |
|||||||||||
|
Features[edit]
[Edit/Modify Supported Features]
Supported ARM Extensions & Processor Features
|
||||||||||
|
Utilizing devices[edit]
- HiSilicon D06
- TaiShan 2280
- TaiShan 5280
- TaiShan 5290
- TaiShan X6000
This list is incomplete; you can help by expanding it.
Facts about "Kunpeng 920-6426 - HiSilicon"
Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki. | Kunpeng 920-6426 - HiSilicon#pcie + |
base frequency | 2,600 MHz (2.6 GHz, 2,600,000 kHz) + |
core count | 64 + |
core name | TaiShan v110 + |
designer | HiSilicon + and ARM Holdings + |
die count | 3 + |
family | Hi16xx + |
first announced | September 2018 + |
first launched | January 7, 2019 + |
full page name | hisilicon/kunpeng/920-6426 + |
has ecc memory support | true + |
instance of | microprocessor + |
is multi-chip package | true + |
isa | ARMv8.2 + |
isa family | ARM + |
l1$ size | 8,192 KiB (8,388,608 B, 8 MiB) + |
l1d$ size | 4,096 KiB (4,194,304 B, 4 MiB) + |
l1i$ size | 4,096 KiB (4,194,304 B, 4 MiB) + |
l2$ size | 32 MiB (32,768 KiB, 33,554,432 B, 0.0313 GiB) + |
l3$ size | 64 MiB (65,536 KiB, 67,108,864 B, 0.0625 GiB) + |
ldate | January 7, 2019 + |
main image | + |
manufacturer | TSMC + |
market segment | Server + |
max cpu count | 4 + |
max memory | 2,097,152 MiB (2,147,483,648 KiB, 2,199,023,255,552 B, 2,048 GiB, 2 TiB) + |
max memory bandwidth | 190.7 GiB/s (195,276.8 MiB/s, 204.763 GB/s, 204,762.566 MB/s, 0.186 TiB/s, 0.205 TB/s) + |
max memory channels | 8 + |
max sata ports | 2 + |
max usb ports | 4 + |
microarchitecture | TaiShan v110 + |
model number | 920-6426 + |
name | Kunpeng 920-6426 + |
series | 920 + |
smp max ways | 4 + |
supported memory type | DDR4-2933 + |
tdp | 195 W (195,000 mW, 0.261 hp, 0.195 kW) + |
technology | CMOS + |
thread count | 64 + |
transistor count | 20,000,000,000 + |
used by | HiSilicon D06 +, TaiShan 2280 +, TaiShan 5280 +, TaiShan 5290 + and TaiShan X6000 + |
word size | 64 bit (8 octets, 16 nibbles) + |