From WikiChip
Difference between revisions of "intel/xeon gold/6152"
(15 intermediate revisions by 4 users not shown) | |||
Line 1: | Line 1: | ||
{{intel title|Xeon Gold 6152}} | {{intel title|Xeon Gold 6152}} | ||
− | {{ | + | {{chip |
|name=Xeon Gold 6152 | |name=Xeon Gold 6152 | ||
|image=skylake sp (basic).png | |image=skylake sp (basic).png | ||
Line 9: | Line 9: | ||
|part number 2=CD8067303406000 | |part number 2=CD8067303406000 | ||
|s-spec=SR3B4 | |s-spec=SR3B4 | ||
+ | |s-spec qs=QMRZ | ||
|market=Server | |market=Server | ||
|first announced=April 25, 2017 | |first announced=April 25, 2017 | ||
Line 14: | Line 15: | ||
|release price=$3655.00 | |release price=$3655.00 | ||
|family=Xeon Gold | |family=Xeon Gold | ||
− | |series= | + | |series=6100 |
|locked=Yes | |locked=Yes | ||
|frequency=2,100 MHz | |frequency=2,100 MHz | ||
|turbo frequency1=3,700 MHz | |turbo frequency1=3,700 MHz | ||
|clock multiplier=21 | |clock multiplier=21 | ||
+ | |cpuid=0x50654 | ||
|isa=x86-64 | |isa=x86-64 | ||
|isa family=x86 | |isa family=x86 | ||
− | |microarch=Skylake | + | |microarch=Skylake (server) |
|platform=Purley | |platform=Purley | ||
|chipset=Lewisburg | |chipset=Lewisburg | ||
Line 32: | Line 34: | ||
|core count=22 | |core count=22 | ||
|thread count=44 | |thread count=44 | ||
+ | |max memory=768 GiB | ||
|max cpus=4 | |max cpus=4 | ||
− | | | + | |smp interconnect=UPI |
+ | |smp interconnect links=3 | ||
+ | |smp interconnect rate=10.4 GT/s | ||
|tdp=140 W | |tdp=140 W | ||
|tcase min=0 °C | |tcase min=0 °C | ||
|tcase max=92 °C | |tcase max=92 °C | ||
− | |package | + | |dts min=0 °C |
+ | |dts max=98 °C | ||
+ | |package name 1=intel,fclga_3647 | ||
+ | |successor=Xeon Gold 6252 | ||
+ | |successor link=intel/xeon_gold/6252 | ||
}} | }} | ||
− | '''Xeon Gold 6152''' is a {{arch|64}} [[22-core]] [[x86]] multi-socket high performance server microprocessor introduced by [[Intel]] in mid-2017. This chip supports up to 4-way multiprocessing. The Gold 6152, which is based on the server configuration of the {{intel|Skylake|l=arch}} microarchitecture and is manufactured on a [[14 nm process|14 nm+ process]], sports 2 {{x86|AVX-512}} [[FMA]] units as well as three {{intel|Ultra Path Interconnect}} links. This microprocessor, which operates at 2.1 GHz with a TDP of 140 W and a {{intel|turbo boost}} frequency of up to 3.7 GHz, supports up 768 GiB of hexa-channel DDR4-2666 ECC memory. | + | '''Xeon Gold 6152''' is a {{arch|64}} [[22-core]] [[x86]] multi-socket high performance server microprocessor introduced by [[Intel]] in mid-2017. This chip supports up to 4-way multiprocessing. The Gold 6152, which is based on the server configuration of the {{intel|Skylake (server)|Skylake|l=arch}} microarchitecture and is manufactured on a [[14 nm process|14 nm+ process]], sports 2 {{x86|AVX-512}} [[FMA]] units as well as three {{intel|Ultra Path Interconnect}} links. This microprocessor, which operates at 2.1 GHz with a TDP of 140 W and a {{intel|turbo boost}} frequency of up to 3.7 GHz, supports up 768 GiB of hexa-channel DDR4-2666 ECC memory. |
== Cache == | == Cache == | ||
− | {{main|intel/microarchitectures/ | + | {{main|intel/microarchitectures/skylake_(server)#Memory_Hierarchy|l1=Skylake § Cache}} |
{{cache size | {{cache size | ||
− | |l1 cache=1. | + | |l1 cache=1.375 MiB |
− | |l1i cache= | + | |l1i cache=704 KiB |
− | |l1i break= | + | |l1i break=22x32 KiB |
|l1i desc=8-way set associative | |l1i desc=8-way set associative | ||
− | |l1d cache= | + | |l1d cache=704 KiB |
− | |l1d break= | + | |l1d break=22x32 KiB |
|l1d desc=8-way set associative | |l1d desc=8-way set associative | ||
|l1d policy=write-back | |l1d policy=write-back | ||
− | |l2 cache= | + | |l2 cache=22 MiB |
− | |l2 break= | + | |l2 break=22x1 MiB |
|l2 desc=16-way set associative | |l2 desc=16-way set associative | ||
|l2 policy=write-back | |l2 policy=write-back | ||
− | |l3 cache= | + | |l3 cache=30.25 MiB |
− | |l3 break= | + | |l3 break=22x1.375 MiB |
|l3 desc=11-way set associative | |l3 desc=11-way set associative | ||
|l3 policy=write-back | |l3 policy=write-back | ||
Line 144: | Line 153: | ||
|kpt=Yes | |kpt=Yes | ||
|ptt=Yes | |ptt=Yes | ||
+ | |intelrunsure=Yes | ||
|mbe=Yes | |mbe=Yes | ||
|isrt=No | |isrt=No | ||
Line 176: | Line 186: | ||
|xfr=No | |xfr=No | ||
}} | }} | ||
+ | |||
+ | == Frequencies == | ||
+ | {{see also|intel/frequency_behavior|l1=Intel's CPU Frequency Behavior}} | ||
+ | {{frequency table | ||
+ | |freq_base=2,100 MHz | ||
+ | |freq_1=3,700 MHz | ||
+ | |freq_2=3,700 MHz | ||
+ | |freq_3=3,500 MHz | ||
+ | |freq_4=3,500 MHz | ||
+ | |freq_5=3,400 MHz | ||
+ | |freq_6=3,400 MHz | ||
+ | |freq_7=3,400 MHz | ||
+ | |freq_8=3,400 MHz | ||
+ | |freq_9=3,400 MHz | ||
+ | |freq_10=3,400 MHz | ||
+ | |freq_11=3,400 MHz | ||
+ | |freq_12=3,400 MHz | ||
+ | |freq_13=3,100 MHz | ||
+ | |freq_14=3,100 MHz | ||
+ | |freq_15=3,100 MHz | ||
+ | |freq_16=3,100 MHz | ||
+ | |freq_17=2,900 MHz | ||
+ | |freq_18=2,900 MHz | ||
+ | |freq_19=2,900 MHz | ||
+ | |freq_20=2,900 MHz | ||
+ | |freq_21=2,800 MHz | ||
+ | |freq_22=2,800 MHz | ||
+ | |freq_avx2_base=1,700 MHz | ||
+ | |freq_avx2_1=3,600 MHz | ||
+ | |freq_avx2_2=3,600 MHz | ||
+ | |freq_avx2_3=3,400 MHz | ||
+ | |freq_avx2_4=3,400 MHz | ||
+ | |freq_avx2_5=3,300 MHz | ||
+ | |freq_avx2_6=3,300 MHz | ||
+ | |freq_avx2_7=3,300 MHz | ||
+ | |freq_avx2_8=3,300 MHz | ||
+ | |freq_avx2_9=3,000 MHz | ||
+ | |freq_avx2_10=3,000 MHz | ||
+ | |freq_avx2_11=3,000 MHz | ||
+ | |freq_avx2_12=3,000 MHz | ||
+ | |freq_avx2_13=2,700 MHz | ||
+ | |freq_avx2_14=2,700 MHz | ||
+ | |freq_avx2_15=2,700 MHz | ||
+ | |freq_avx2_16=2,700 MHz | ||
+ | |freq_avx2_17=2,400 MHz | ||
+ | |freq_avx2_18=2,400 MHz | ||
+ | |freq_avx2_19=2,400 MHz | ||
+ | |freq_avx2_20=2,400 MHz | ||
+ | |freq_avx2_21=2,400 MHz | ||
+ | |freq_avx2_22=2,400 MHz | ||
+ | |freq_avx512_base=1,400 MHz | ||
+ | |freq_avx512_1=3,500 MHz | ||
+ | |freq_avx512_2=3,500 MHz | ||
+ | |freq_avx512_3=3,300 MHz | ||
+ | |freq_avx512_4=3,300 MHz | ||
+ | |freq_avx512_5=2,900 MHz | ||
+ | |freq_avx512_6=2,900 MHz | ||
+ | |freq_avx512_7=2,900 MHz | ||
+ | |freq_avx512_8=2,900 MHz | ||
+ | |freq_avx512_9=2,500 MHz | ||
+ | |freq_avx512_10=2,500 MHz | ||
+ | |freq_avx512_11=2,500 MHz | ||
+ | |freq_avx512_12=2,500 MHz | ||
+ | |freq_avx512_13=2,200 MHz | ||
+ | |freq_avx512_14=2,200 MHz | ||
+ | |freq_avx512_15=2,200 MHz | ||
+ | |freq_avx512_16=2,200 MHz | ||
+ | |freq_avx512_17=2,000 MHz | ||
+ | |freq_avx512_18=2,000 MHz | ||
+ | |freq_avx512_19=2,000 MHz | ||
+ | |freq_avx512_20=2,000 MHz | ||
+ | |freq_avx512_21=2,000 MHz | ||
+ | |freq_avx512_22=2,000 MHz | ||
+ | }} | ||
+ | |||
+ | == Benchmarks == | ||
+ | {{benchmarks main | ||
+ | | | ||
+ | {{benchmark entry|type=spec_cpu2017|test_link=https://www.spec.org/cpu2017/results/res2017q4/cpu2017-20171031-00358.html|test_timestamp=2017-10-16 01:45:46-0400|chip_count=2|core_count=44|copies_count=88|vendor=HPE|system=ProLiant DL380 Gen10 (2.10 GHz, Intel Xeon Gold 6152)|SPECrate2017_int_base=210|SPECrate2017_int_peak=}} | ||
+ | {{benchmark entry|type=spec_cpu2017|test_link=https://www.spec.org/cpu2017/results/res2017q4/cpu2017-20171031-00359.html|test_timestamp=2017-10-12 05:59:17-0400|chip_count=2|core_count=44|thread_count=44|vendor=HPE|system=ProLiant DL380 Gen10 (2.10 GHz, Intel Xeon Gold 6152)|SPECspeed2017_fp_base=114|SPECspeed2017_fp_peak=}} | ||
+ | {{benchmark entry|type=spec_cpu2017|test_link=https://www.spec.org/cpu2017/results/res2017q4/cpu2017-20171031-00360.html|test_timestamp=2017-10-16 07:22:47-0400|chip_count=2|core_count=44|copies_count=88|vendor=HPE|system=ProLiant DL380 Gen10 (2.10 GHz, Intel Xeon Gold 6152)|SPECrate2017_fp_base=197|SPECrate2017_fp_peak=}} | ||
+ | {{benchmark entry|type=spec_cpu2017|test_link=https://www.spec.org/cpu2017/results/res2017q4/cpu2017-20171031-00478.html|test_timestamp=2017-10-12 02:57:28-0400|chip_count=2|core_count=44|thread_count=44|vendor=HPE|system=ProLiant DL380 Gen10 (2.10 GHz, Intel Xeon Gold 6152)|SPECspeed2017_int_base=8.89|SPECspeed2017_int_peak=}} | ||
+ | }} | ||
+ | |||
+ | [[Category:microprocessor models by intel based on skylake extreme core count die]] |
Latest revision as of 00:46, 29 December 2019
Edit Values | |
Xeon Gold 6152 | |
General Info | |
Designer | Intel |
Manufacturer | Intel |
Model Number | 6152 |
Part Number | BX806736152, CD8067303406000 |
S-Spec | SR3B4 QMRZ (QS) |
Market | Server |
Introduction | April 25, 2017 (announced) July 11, 2017 (launched) |
Release Price | $3655.00 |
Shop | Amazon |
General Specs | |
Family | Xeon Gold |
Series | 6100 |
Locked | Yes |
Frequency | 2,100 MHz |
Turbo Frequency | 3,700 MHz (1 core) |
Clock multiplier | 21 |
CPUID | 0x50654 |
Microarchitecture | |
ISA | x86-64 (x86) |
Microarchitecture | Skylake (server) |
Platform | Purley |
Chipset | Lewisburg |
Core Name | Skylake SP |
Core Family | 6 |
Core Stepping | H0 |
Process | 14 nm |
Technology | CMOS |
Word Size | 64 bit |
Cores | 22 |
Threads | 44 |
Max Memory | 768 GiB |
Multiprocessing | |
Max SMP | 4-Way (Multiprocessor) |
Interconnect | UPI |
Interconnect Links | 3 |
Interconnect Rate | 10.4 GT/s |
Electrical | |
TDP | 140 W |
Tcase | 0 °C – 92 °C |
TDTS | 0 °C – 98 °C |
Packaging | |
Package | FCLGA-3647 (FCLGA) |
Dimension | 76.16 mm × 56.6 mm |
Pitch | 0.8585 mm × 0.9906 mm |
Contacts | 3647 |
Socket | Socket P, LGA-3647 |
Succession | |
Xeon Gold 6152 is a 64-bit 22-core x86 multi-socket high performance server microprocessor introduced by Intel in mid-2017. This chip supports up to 4-way multiprocessing. The Gold 6152, which is based on the server configuration of the Skylake microarchitecture and is manufactured on a 14 nm+ process, sports 2 AVX-512 FMA units as well as three Ultra Path Interconnect links. This microprocessor, which operates at 2.1 GHz with a TDP of 140 W and a turbo boost frequency of up to 3.7 GHz, supports up 768 GiB of hexa-channel DDR4-2666 ECC memory.
Cache[edit]
- Main article: Skylake § Cache
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
Memory controller[edit]
Integrated Memory Controller
|
||||||||||||||
|
Expansions[edit]
Expansion Options
|
||||||||
|
Features[edit]
[Edit/Modify Supported Features]
Supported x86 Extensions & Processor Features
|
||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
|
Frequencies[edit]
- See also: Intel's CPU Frequency Behavior
Mode | Base | Turbo Frequency/Active Cores | |||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | ||
Normal | 2,100 MHz | 3,700 MHz | 3,700 MHz | 3,500 MHz | 3,500 MHz | 3,400 MHz | 3,400 MHz | 3,400 MHz | 3,400 MHz | 3,400 MHz | 3,400 MHz | 3,400 MHz | 3,400 MHz | 3,100 MHz | 3,100 MHz | 3,100 MHz | 3,100 MHz | 2,900 MHz | 2,900 MHz | 2,900 MHz | 2,900 MHz | 2,800 MHz | 2,800 MHz |
AVX2 | 1,700 MHz | 3,600 MHz | 3,600 MHz | 3,400 MHz | 3,400 MHz | 3,300 MHz | 3,300 MHz | 3,300 MHz | 3,300 MHz | 3,000 MHz | 3,000 MHz | 3,000 MHz | 3,000 MHz | 2,700 MHz | 2,700 MHz | 2,700 MHz | 2,700 MHz | 2,400 MHz | 2,400 MHz | 2,400 MHz | 2,400 MHz | 2,400 MHz | 2,400 MHz |
AVX512 | 1,400 MHz | 3,500 MHz | 3,500 MHz | 3,300 MHz | 3,300 MHz | 2,900 MHz | 2,900 MHz | 2,900 MHz | 2,900 MHz | 2,500 MHz | 2,500 MHz | 2,500 MHz | 2,500 MHz | 2,200 MHz | 2,200 MHz | 2,200 MHz | 2,200 MHz | 2,000 MHz | 2,000 MHz | 2,000 MHz | 2,000 MHz | 2,000 MHz | 2,000 MHz |
Benchmarks[edit]
Test: SPEC CPU2017
Tested: 2017-10-16 01:45:46-0400
Chips: 2, Cores: 44, Copies: 88
Tested: 2017-10-16 01:45:46-0400
Chips: 2, Cores: 44, Copies: 88
Vendor: HPE
System: ProLiant DL380 Gen10 (2.10 GHz, Intel Xeon Gold 6152)
System: ProLiant DL380 Gen10 (2.10 GHz, Intel Xeon Gold 6152)
SPECrate2017_int_base: 210
Test: SPEC CPU2017
Tested: 2017-10-12 05:59:17-0400
Chips: 2, Cores: 44, Threads: 44
Tested: 2017-10-12 05:59:17-0400
Chips: 2, Cores: 44, Threads: 44
Vendor: HPE
System: ProLiant DL380 Gen10 (2.10 GHz, Intel Xeon Gold 6152)
System: ProLiant DL380 Gen10 (2.10 GHz, Intel Xeon Gold 6152)
SPECspeed2017_fp_base: 114
Test: SPEC CPU2017
Tested: 2017-10-16 07:22:47-0400
Chips: 2, Cores: 44, Copies: 88
Tested: 2017-10-16 07:22:47-0400
Chips: 2, Cores: 44, Copies: 88
Vendor: HPE
System: ProLiant DL380 Gen10 (2.10 GHz, Intel Xeon Gold 6152)
System: ProLiant DL380 Gen10 (2.10 GHz, Intel Xeon Gold 6152)
SPECrate2017_fp_base: 197
Test: SPEC CPU2017
Tested: 2017-10-12 02:57:28-0400
Chips: 2, Cores: 44, Threads: 44
Tested: 2017-10-12 02:57:28-0400
Chips: 2, Cores: 44, Threads: 44
Vendor: HPE
System: ProLiant DL380 Gen10 (2.10 GHz, Intel Xeon Gold 6152)
System: ProLiant DL380 Gen10 (2.10 GHz, Intel Xeon Gold 6152)
SPECspeed2017_int_base: 8.89
Facts about "Xeon Gold 6152 - Intel"
Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki. | Xeon Gold 6152 - Intel#io +, Xeon Gold 6152 - Intel +, Xeon Gold 6152 - Intel +, Xeon Gold 6152 - Intel + and Xeon Gold 6152 - Intel + |
base frequency | 2,100 MHz (2.1 GHz, 2,100,000 kHz) + |
chipset | Lewisburg + |
clock multiplier | 21 + |
core count | 22 + |
core family | 6 + |
core name | Skylake SP + |
core stepping | H0 + |
cpuid | 0x50654 + |
designer | Intel + |
family | Xeon Gold + |
first announced | April 25, 2017 + |
first launched | July 11, 2017 + |
full page name | intel/xeon gold/6152 + |
has advanced vector extensions | true + |
has advanced vector extensions 2 | true + |
has advanced vector extensions 512 | true + |
has ecc memory support | true + |
has extended page tables support | true + |
has feature | Advanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Vector Extensions 512 +, Advanced Encryption Standard Instruction Set Extension +, Hyper-Threading Technology +, Turbo Boost Technology 2.0 +, Enhanced SpeedStep Technology +, Speed Shift Technology +, Trusted Execution Technology +, Intel vPro Technology +, Intel VT-x +, Intel VT-d +, Extended Page Tables + and Transactional Synchronization Extensions + |
has intel enhanced speedstep technology | true + |
has intel speed shift technology | true + |
has intel trusted execution technology | true + |
has intel turbo boost technology 2 0 | true + |
has intel vpro technology | true + |
has intel vt-d technology | true + |
has intel vt-x technology | true + |
has locked clock multiplier | true + |
has second level address translation support | true + |
has simultaneous multithreading | true + |
has transactional synchronization extensions | true + |
has x86 advanced encryption standard instruction set extension | true + |
instance of | microprocessor + |
isa | x86-64 + |
isa family | x86 + |
l1$ size | 1,408 KiB (1,441,792 B, 1.375 MiB) + |
l1d$ description | 8-way set associative + |
l1d$ size | 704 KiB (720,896 B, 0.688 MiB) + |
l1i$ description | 8-way set associative + |
l1i$ size | 704 KiB (720,896 B, 0.688 MiB) + |
l2$ description | 16-way set associative + |
l2$ size | 22 MiB (22,528 KiB, 23,068,672 B, 0.0215 GiB) + |
l3$ description | 11-way set associative + |
l3$ size | 30.25 MiB (30,976 KiB, 31,719,424 B, 0.0295 GiB) + |
ldate | July 11, 2017 + |
main image | + |
manufacturer | Intel + |
market segment | Server + |
max case temperature | 365.15 K (92 °C, 197.6 °F, 657.27 °R) + |
max cpu count | 4 + |
max dts temperature | 98 °C + |
max memory | 786,432 MiB (805,306,368 KiB, 824,633,720,832 B, 768 GiB, 0.75 TiB) + |
max memory bandwidth | 119.21 GiB/s (122,071.04 MiB/s, 128.001 GB/s, 128,000.763 MB/s, 0.116 TiB/s, 0.128 TB/s) + |
max memory channels | 6 + |
max pcie lanes | 48 + |
microarchitecture | Skylake (server) + |
min case temperature | 273.15 K (0 °C, 32 °F, 491.67 °R) + |
min dts temperature | 0 °C + |
model number | 6152 + |
name | Xeon Gold 6152 + |
package | FCLGA-3647 + |
part number | BX806736152 + and CD8067303406000 + |
platform | Purley + |
process | 14 nm (0.014 μm, 1.4e-5 mm) + |
release price | $ 3,655.00 (€ 3,289.50, £ 2,960.55, ¥ 377,671.15) + |
s-spec | SR3B4 + |
s-spec (qs) | QMRZ + |
series | 6100 + |
smp interconnect | UPI + |
smp interconnect links | 3 + |
smp interconnect rate | 10.4 GT/s + |
smp max ways | 4 + |
socket | Socket P + and LGA-3647 + |
supported memory type | DDR4-2666 + |
tdp | 140 W (140,000 mW, 0.188 hp, 0.14 kW) + |
technology | CMOS + |
thread count | 44 + |
turbo frequency (1 core) | 3,700 MHz (3.7 GHz, 3,700,000 kHz) + |
word size | 64 bit (8 octets, 16 nibbles) + |