From WikiChip
Difference between revisions of "intel/cores/cascade lake ap"
| Line 14: | Line 14: | ||
|package name 1=intel,bga_5903 | |package name 1=intel,bga_5903 | ||
}} | }} | ||
| − | '''Cascade Lake AP''' is a | + | '''Cascade Lake AP''' is a planned series of server [[multiprocessors]] based on the {{intel|Cascade Lake|l=arch}} microarchitecture as part of the {{intel|Purley|l=platform}} platform. |
{{future information}} | {{future information}} | ||
Revision as of 13:20, 10 June 2018
| Edit Values | |
| Cascade Lake AP | |
| General Info | |
| Designer | Intel |
| Manufacturer | Intel |
| Microarchitecture | |
| ISA | x86-64 |
| Microarchitecture | Cascade Lake |
| Platform | Purley |
| Chipset | Lewisburg |
| Word Size | 8 octets 64 bit16 nibbles |
| Process | 14 nm 0.014 μm 1.4e-5 mm |
| Technology | CMOS |
| Packaging | |
| Unknown package "intel,bga_5903" | |
Cascade Lake AP is a planned series of server multiprocessors based on the Cascade Lake microarchitecture as part of the Purley platform.
Facts about "Cascade Lake AP - Cores - Intel"
| chipset | Lewisburg + |
| designer | Intel + |
| instance of | core + |
| isa | x86-64 + |
| manufacturer | Intel + |
| microarchitecture | Cascade Lake + |
| name | Cascade Lake AP + |
| platform | Purley + |
| process | 14 nm (0.014 μm, 1.4e-5 mm) + |
| technology | CMOS + |
| word size | 64 bit (8 octets, 16 nibbles) + |