From WikiChip
Difference between revisions of "loongson/godson 2/2f"
Line 76: | Line 76: | ||
| packaging = Yes | | packaging = Yes | ||
− | | package 0 = | + | | package 0 = HFCBGA-452 |
− | | package 0 type = | + | | package 0 type = HFCBGA |
| package 0 pins = 452 | | package 0 pins = 452 | ||
| package 0 pitch = | | package 0 pitch = | ||
Line 123: | Line 123: | ||
|pci width = 32 bit | |pci width = 32 bit | ||
|pci clock = 66 MHz | |pci clock = 66 MHz | ||
+ | |pci revision=2.3 | ||
|pcix width = 32 bit | |pcix width = 32 bit | ||
+ | |pcix revision=1.0b | ||
|pcix clock = 133 MHz | |pcix clock = 133 MHz | ||
|lpc revision=1.1 | |lpc revision=1.1 | ||
Line 139: | Line 141: | ||
== References == | == References == | ||
* Hu, Wei-Wu, and Jian Wang. "Making effective decisions in computer architects’ real-world: Lessons and experiences with Godson-2 processor designs." Journal of Computer Science and Technology 23.4 (2008): 620-632. | * Hu, Wei-Wu, and Jian Wang. "Making effective decisions in computer architects’ real-world: Lessons and experiences with Godson-2 processor designs." Journal of Computer Science and Technology 23.4 (2008): 620-632. | ||
+ | |||
+ | == Datasheet == | ||
+ | * [[:File:godson 2f ds (v1.1).pdf|Godson 2F Datasheet (V1.1)]] |
Revision as of 18:25, 19 March 2017
Template:mpu Godson-2F (龙芯2F) is a 64-bit MIPS performance processor developed by ICT and later Loongson for desktop computers. Introduced in mid-2008, the Godson-2F operates at up to 800 MHz consuming 5 W. This chip was manufactured on STMicroelectronics' 90 nm process.
The Godson-2F features a faster memory controller (supporting up to DDR2-667) and integrates some of the functionality of the southbridge including a PCI-X controller and more general-purpose I/O pins.
Cache
- Main article: GS464 § Cache
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||
|
Memory controller
Integrated Memory Controller
|
||||||||||||||
|
Expansions
This chip has integrated HyperTransport 1.0 operating at 400 MHz.
Expansion Options
|
||||||||||||||||||||
|
Graphics
This chip had no integrated graphics processing unit.
Die Shot
- 90 nm process
- 51,000,000 transistors
- 43 mm² die size
References
- Hu, Wei-Wu, and Jian Wang. "Making effective decisions in computer architects’ real-world: Lessons and experiences with Godson-2 processor designs." Journal of Computer Science and Technology 23.4 (2008): 620-632.
Datasheet
Facts about "Godson-2F - Loongson"
has ecc memory support | true + |
l1$ size | 128 KiB (131,072 B, 0.125 MiB) + |
l1d$ description | 4-way set associative + |
l1d$ size | 64 KiB (65,536 B, 0.0625 MiB) + |
l1i$ description | 4-way set associative + |
l1i$ size | 64 KiB (65,536 B, 0.0625 MiB) + |
l2$ description | 4-way set associative + |
l2$ size | 0.5 MiB (512 KiB, 524,288 B, 4.882812e-4 GiB) + |
max memory bandwidth | 9.934 GiB/s (10,172.416 MiB/s, 10.667 GB/s, 10,666.551 MB/s, 0.0097 TiB/s, 0.0107 TB/s) + |
max memory channels | 1 + |
supported memory type | DDR2-667 + |