From WikiChip
Difference between revisions of "nvidia"
(→Comparison) |
(→Comparison) |
||
Line 216: | Line 216: | ||
! rowspan="6" |CPU | ! rowspan="6" |CPU | ||
!Models | !Models | ||
− | | AP25/T25 || T30/<!--T30L | + | | AP25/T25 || T30/<!--T30L/AP33/-->T33 || T114 || T148 || T124 || T132 || T210 || T214 || T186 || T194 || T234 || T264? |
|- | |- | ||
!Cores | !Cores | ||
Line 229: | Line 229: | ||
|8x <br>'''{{nvidia|Carmel|l=arch}}''' | |8x <br>'''{{nvidia|Carmel|l=arch}}''' | ||
|12x <br>Cortex<br>-A78AE | |12x <br>Cortex<br>-A78AE | ||
− | |'''[[Neoverse]]''' <br>V3AE | + | |14x <br>'''[[Neoverse]]''' <br>V3AE |
|- | |- | ||
!Instruction <br>set | !Instruction <br>set | ||
Line 248: | Line 248: | ||
| colspan="2" |1 MB | | colspan="2" |1 MB | ||
| colspan="4" |2 MB | | colspan="4" |2 MB | ||
− | | colspan="2" |128KB | + | | colspan="2" |128KB + 2MB |
− | |2MB | + | |2MB + 2MB |
|8 MB | |8 MB | ||
|3 MB | |3 MB | ||
− | | | + | |14 MB |
|- | |- | ||
!L3 cache | !L3 cache | ||
Line 258: | Line 258: | ||
|4 MB | |4 MB | ||
|6 MB | |6 MB | ||
− | | | + | |16 MB |
|- | |- | ||
! rowspan="4" |GPU | ! rowspan="4" |GPU | ||
Line 279: | Line 279: | ||
|512 | |512 | ||
|2048 | |2048 | ||
− | | | + | |2540 |
|- | |- | ||
!Tensor cores | !Tensor cores | ||
| colspan="9" |N/A | | colspan="9" |N/A | ||
| colspan="2" |64 | | colspan="2" |64 | ||
− | | | + | |96 |
|- | |- | ||
!RT cores | !RT cores | ||
Line 298: | Line 298: | ||
|LPDDR3/ <br>LPDDR4 | |LPDDR3/ <br>LPDDR4 | ||
| colspan="3" |LPDDR4/ <br>LPDDR4X | | colspan="3" |LPDDR4/ <br>LPDDR4X | ||
− | | colspan="2" |LPDDR5 | + | | colspan="2" |LPDDR5/5X |
|- | |- | ||
!Max. size | !Max. size | ||
Line 318: | Line 318: | ||
|136.5 <br>GB/s | |136.5 <br>GB/s | ||
|204.8 <br>GB/s | |204.8 <br>GB/s | ||
− | | | + | |273.0 <br>GB/s |
|- | |- | ||
! colspan="2" |Process | ! colspan="2" |Process | ||
Line 327: | Line 327: | ||
|[[12 nm]] | |[[12 nm]] | ||
|[[8 nm]] | |[[8 nm]] | ||
− | |[[4 nm]] | + | |[[5 nm|4 nm]] |
|- | |- | ||
|} | |} |
Revision as of 10:22, 4 April 2025
NVIDIA | |
![]() | |
Type | Public |
Founded | 1993 |
Founder | Jen-Hsun Huang Chris Malachowsky Curtis Priem |
Headquarters | Santa Clara, California |
Website | http://www.nvidia.com |
NVIDIA Corporation is an American fabless semiconductor company that focuses largely on graphics processing units for the gaming industry and machine learning applications. They also design various other chips, SoC, and consumer electronics for the mobile and automotive markets.
GPU Families
- GeForce 2
- GeForce 2 Go
- GeForce 3
- GeForce 4
- GeForce 4 Go
- GeForce FX
- GeForce FX Go 5
- GeForce 6
- GeForce Go 6
CPU Families
-
- GoForce
- Tegra 2 • AP20H/AP25/T20/T25 (VEC4)
- Tegra 3 (Kal-El) • T30/T30L/T33/AP33
- Tegra 4 (Wayne) • T114 (VEC4)
- Tegra 4i (Grey) • T148? (VEC4)
- Tegra K1 (Logan) • T124 • T132 (Denver)
- Tegra X1 (Erista) • T210 (Maxwell)
- Tegra X1+ (Mariko) • T214 (Maxwell)
- Tegra X2 (Parker) • T186 (Denver 2)
- Tegra Xavier • T194 (Carmel/Volta)
- Tegra Orin • T234 (Hercules) • T239 (Drake)
- Tegra Grace • T241 (Neoverse V2)
- Tegra Thor • T264? (Neoverse V3AE)
Microarchitectures
Comparison
- Tegra
Generation | Tegra 2 | Tegra 3 (Kal-El) |
Tegra 4 (Wayne) |
Tegra 4i (Grey) |
Tegra K1 (Logan) |
Tegra X1 (Erista) |
Tegra X1+ (Mariko) |
Tegra X2 (Parker) |
Tegra Xavier |
Tegra Orin |
Tegra Thor | ||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|
CPU | Models | AP25/T25 | T30/T33 | T114 | T148 | T124 | T132 | T210 | T214 | T186 | T194 | T234 | T264? |
Cores | 2x ARM Cortex-A9 |
4+1x ARM Cortex-A9 |
4+1x ARM Cortex-A15 |
4+1x ARM Cortex-A9 |
4+1x ARM Cortex-A15 |
2x Denver |
4x ARM Cortex-A53 (disabled) + 4x ARM Cortex-A57 |
2x Denver 2 + 4x ARM Cortex-A57 |
8x Carmel |
12x Cortex -A78AE |
14x Neoverse V3AE | ||
Instruction set |
ARMv7‑A (32‑bit) |
ARMv8‑A (64‑bit) |
ARMv8.2‑A (64‑bit) |
ARMv9.2‑A (64‑bit) | |||||||||
L1 cache (I/D) |
32/32KB | 128/64KB | 32/32KB + 64/32KB |
128/64KB + 48/32KB |
128/64KB | 64/64KB | |||||||
L2 cache | 1 MB | 2 MB | 128KB + 2MB | 2MB + 2MB | 8 MB | 3 MB | 14 MB | ||||||
L3 cache | N/A | 4 MB | 6 MB | 16 MB | |||||||||
GPU | Architecture | Vec4 | Kepler | Maxwell | Pascal | Volta | Ampere | Blackwell | |||||
CUDA cores | 4+4* | 8+4* | 48+24* | 48+12* | 192 | 256 | 512 | 2048 | 2540 | ||||
Tensor cores | N/A | 64 | 96 | ||||||||||
RT cores | N/A | 8 | ? | ||||||||||
RAM | Protocol | DDR2/ LPDDR2 |
DDR3/ LPDDR2 |
DDR3/ LPDDR3 |
LPDDR3/ LPDDR4 |
LPDDR4/ LPDDR4X |
LPDDR5/5X | ||||||
Max. size | 1 GB | 2 GB | 4 GB | 8 GB | 64 GB | 128 GB | |||||||
Bandwidth | 2.7 GB/s | 6.4 GB/s | 7.5 GB/s | 14.9 GB/s | 25.6 GB/s |
34.1 GB/s |
59.7 GB/s |
136.5 GB/s |
204.8 GB/s |
273.0 GB/s | |||
Process | 40 nm | 28 nm | 20 nm | 16 nm | 12 nm | 8 nm | 4 nm |
- VLIW-based Vec4: Pixel shaders + Vertex shaders. Since Kepler, Unified shaders are used.
Technology
Facts about "Nvidia"
company type | public + |
founded | 1993 + |
founder | Jen-Hsun Huang +, Chris Malachowsky + and Curtis Priem + |
full page name | nvidia + |
headquarters | Santa Clara, California + |
instance of | semiconductor company + |
name | NVIDIA + |
website | http://www.nvidia.com + |
wikidata id | Q182477 + |