From WikiChip
Editing intel/microarchitectures/silvermont

Warning: You are not logged in. Your IP address will be publicly visible if you make any edits. If you log in or create an account, your edits will be attributed to your username, along with other benefits.

The edit can be undone. Please check the comparison below to verify that this is what you want to do, and then save the changes below to finish undoing the edit.

This page supports semantic in-text annotations (e.g. "[[Is specified as::World Heritage Site]]") to build structured and queryable content provided by Semantic MediaWiki. For a comprehensive description on how to use annotations or the #ask parser function, please have a look at the getting started, in-text annotation, or inline queries help pages.

Latest revision Your text
Line 39: Line 39:
  
 
| cache        = Yes
 
| cache        = Yes
| l1i          = 32 KiB
+
| l1i          = 32 KB
 
| l1i per      = Core
 
| l1i per      = Core
 
| l1i desc      = 8-way set associative
 
| l1i desc      = 8-way set associative
| l1d          = 24 KiB
+
| l1d          = 24 KB
 
| l1d per      = Core
 
| l1d per      = Core
 
| l1d desc      = 6-way set associative
 
| l1d desc      = 6-way set associative
| l2            = 1 MiB
+
| l2            = 1 MB
 
| l2 per        = 2 Cores
 
| l2 per        = 2 Cores
 
| l2 desc      = 16-way set associative
 
| l2 desc      = 16-way set associative
Line 125: Line 125:
 
** Hardware prefetchers
 
** Hardware prefetchers
 
** L1 Cache:
 
** L1 Cache:
*** 32 [[KiB]] 8-way [[set associative]] instruction, 64 B line size
+
*** 32 KB 8-way [[set associative]] instruction, 64 B line size
*** 24 KiB 6-way set associative data, 64 B line size
+
*** 24 KB 6-way set associative data, 64 B line size
 
*** Per core
 
*** Per core
 
** L2 Cache:
 
** L2 Cache:
*** 1 MiB 16-way set associative, 64 B line size
+
*** 1 MB 16-way set associative, 64 B line size
 
*** Per 2 cores
 
*** Per 2 cores
 
*** 32B/cycle, 14 cycle latency
 
*** 32B/cycle, 14 cycle latency
Line 135: Line 135:
 
*** No level 3 cache
 
*** No level 3 cache
 
** RAM
 
** RAM
*** Maximum of 1 GiB, 2 GiB, and 4 GiB
+
*** Maximum of 1GB, 2 GB, and 4 GB
 
*** dual 32-bit channels, 1 or 2 ranks per channel
 
*** dual 32-bit channels, 1 or 2 ranks per channel
  

Please note that all contributions to WikiChip may be edited, altered, or removed by other contributors. If you do not want your writing to be edited mercilessly, then do not submit it here.
You are also promising us that you wrote this yourself, or copied it from a public domain or similar free resource (see WikiChip:Copyrights for details). Do not submit copyrighted work without permission!

Cancel | Editing help (opens in new window)
codenameSilvermont +
core count1 +, 2 +, 4 + and 8 +
designerIntel +
first launched2013 +
full page nameintel/microarchitectures/silvermont +
instance ofmicroarchitecture +
instruction set architecturex86-64 +
manufacturerIntel +
microarchitecture typeCPU +
nameSilvermont +
phase-out2015 +
pipeline stages (max)14 +
pipeline stages (min)12 +
process22 nm (0.022 μm, 2.2e-5 mm) +