From WikiChip
Editing hisilicon/microarchitectures/taishan v110

Warning: You are not logged in. Your IP address will be publicly visible if you make any edits. If you log in or create an account, your edits will be attributed to your username, along with other benefits.

The edit can be undone. Please check the comparison below to verify that this is what you want to do, and then save the changes below to finish undoing the edit.

This page supports semantic in-text annotations (e.g. "[[Is specified as::World Heritage Site]]") to build structured and queryable content provided by Semantic MediaWiki. For a comprehensive description on how to use annotations or the #ask parser function, please have a look at the getting started, in-text annotation, or inline queries help pages.

Latest revision Your text
Line 61: Line 61:
 
** L1I Cache
 
** L1I Cache
 
*** 64 KiB/core, private
 
*** 64 KiB/core, private
*** 64-byte cache lines
 
 
** L1D Cache
 
** L1D Cache
 
*** 64 KiB/core, private
 
*** 64 KiB/core, private
*** 64-byte cache lines
 
 
** L2 Cache
 
** L2 Cache
 
*** 512 KiB/core, private
 
*** 512 KiB/core, private
Line 82: Line 80:
 
Though HiSilicon has a history of designing Arm processors. The TaiShan v110 core is HiSilicons' first custom homegrown high-performance [[ARM]] core and SoC design. The chip, which incorporates multiple compute dies and an I/O is a multi-chip package, is fabricated on [[TSMC]]'s [[7 nm|7-nanometers HPC process]] and integrates up to 64 cores and up to 64 MiB of [[last level cache]].
 
Though HiSilicon has a history of designing Arm processors. The TaiShan v110 core is HiSilicons' first custom homegrown high-performance [[ARM]] core and SoC design. The chip, which incorporates multiple compute dies and an I/O is a multi-chip package, is fabricated on [[TSMC]]'s [[7 nm|7-nanometers HPC process]] and integrates up to 64 cores and up to 64 MiB of [[last level cache]].
  
The SoC also incorporates a number of [[hardware accelerators]]. There is a crypto engine that supports AES, DES/3DES, MD5, SHA1, SHA2, HMAC, CMAC with throughputs of up to 100 Gbit/s. Additionally, there is also a compression engine supporting GZIP, LZS, LZ4 with compression throughputs of up to 40 Gbit/s and decompression of up to 100 Gbit/s.
+
The SoC also incorporates a number of [[hardware accelerators]]. There is a crypto engine that supports AES, DES/3DES, MD5, SHA1, SHA2, HMAC, CMAC with throughputs of up to 100 Gbit/s. Additionally, there is also a compression engine supporting GZIP, LZS, LZ4 with compression throughputs of up to 40 Gbit/s and decompression of p to 100 Gbit/s.
  
 
Marketed as the Kunpeng 920, this SoC supports up to 4-way multiprocessing support through HiSilicon's Hydra interface. In order to keep the cores fed, eight [[DDR4]] [[memory channels]] are incorporated per socket. Additionally, designed to facilitate an easy [[accelerator]] platform, there are 40 PCIe Gen 4 lanes provided per socket with [[CCIX]] support, enabling cache coherency.
 
Marketed as the Kunpeng 920, this SoC supports up to 4-way multiprocessing support through HiSilicon's Hydra interface. In order to keep the cores fed, eight [[DDR4]] [[memory channels]] are incorporated per socket. Additionally, designed to facilitate an easy [[accelerator]] platform, there are 40 PCIe Gen 4 lanes provided per socket with [[CCIX]] support, enabling cache coherency.
Line 133: Line 131:
 
** 3-4 dies
 
** 3-4 dies
  
== All TaiShan v110 Chips ==
+
== All TaiShan Chips ==
{{comp table start}}
+
{{empty section}}
<table class="comptable sortable tc4">
 
{{comp table header|main|6:List of TaiShan v110-based Processors}}
 
{{comp table header|cols|Launched|Cores|Arch|%Frequency|L3|TDP}}
 
{{#ask: [[Category:microprocessor models by hisilicon]] [[core name::TaiShan v110]]
 
|?full page name
 
|?model number
 
|?first launched
 
|?core count
 
|?core name
 
|?base frequency#GHz
 
|?l3$ size
 
|?tdp
 
|format=template
 
|template=proc table 3
 
|userparam=8
 
|mainlabel=-
 
}}
 
{{comp table count|ask=[[Category:microprocessor models by hisilicon]] [[core name::TaiShan v110]]}}
 
</table>
 
{{comp table end}}
 
  
 
== Bibliography ==
 
== Bibliography ==
Line 160: Line 138:
 
* Huawei Connect 2018. October 2018
 
* Huawei Connect 2018. October 2018
 
* HiSilicon Event. January 7, 2019
 
* HiSilicon Event. January 7, 2019
* Huawei, Supercomputing 2018
 

Please note that all contributions to WikiChip may be edited, altered, or removed by other contributors. If you do not want your writing to be edited mercilessly, then do not submit it here.
You are also promising us that you wrote this yourself, or copied it from a public domain or similar free resource (see WikiChip:Copyrights for details). Do not submit copyrighted work without permission!

Cancel | Editing help (opens in new window)
codenameTaiShan v110 +
core count32 +, 48 + and 64 +
designerHiSilicon +
first launched2019 +
full page namehisilicon/microarchitectures/taishan v110 +
instance ofmicroarchitecture +
instruction set architectureARMv8.2-A +
manufacturerTSMC +
microarchitecture typeCPU +
nameTaiShan v110 +
process7 nm (0.007 μm, 7.0e-6 mm) +