From WikiChip
Difference between revisions of "arm holdings/microarchitectures/neoverse n1"
< arm holdings

(History)
Line 18: Line 18:
  
 
== History ==
 
== History ==
 +
[[File:arm server roadmap techcon 2018.jpg|thumb|right|Arm's server roadmap.]]
 
Ares was first announced by Drew Henry, Arm’s SVP and GM of Infrastructure Business Unit, at his TechCon 2018 keynote. Ares is expected to be a new core specifically designed with higher and power for the server market.
 
Ares was first announced by Drew Henry, Arm’s SVP and GM of Infrastructure Business Unit, at his TechCon 2018 keynote. Ares is expected to be a new core specifically designed with higher and power for the server market.
  

Revision as of 18:09, 15 December 2018

Edit Values
Ares µarch
General Info
Arch TypeCPU
DesignerARM Holdings
ManufacturerTSMC
Process10 nm, 7 nm
Pipeline
OoOEYes
SpeculativeYes
Reg RenamingYes
Succession

Ares is a high-performance ARM microarchitecture designed by ARM Holdings for the server market. This microarchitecture is designed as a synthesizable IP core and is sold to other semiconductor companies to be implemented in their own chips.

History

Arm's server roadmap.

Ares was first announced by Drew Henry, Arm’s SVP and GM of Infrastructure Business Unit, at his TechCon 2018 keynote. Ares is expected to be a new core specifically designed with higher and power for the server market.

Release Dates

Ares is expected to show up in products in 2019.

Process Technology

Ares specifically takes advantage of the power and area advantages of the 7 nm process.

Architecture

Symbol version future.svg Preliminary Data! Information presented in this article deal with future products, data, features, and specifications that have yet to be finalized, announced, or released. Information may be incomplete and can change by final release.

This list is incomplete; you can help by expanding it.

Bibliography

  • Drew Henry keynote, TechCon 2018 keynote.
codenameAres +
designerARM Holdings +
full page namearm holdings/microarchitectures/neoverse n1 +
instance ofmicroarchitecture +
manufacturerTSMC +
microarchitecture typeCPU +
nameAres +
process10 nm (0.01 μm, 1.0e-5 mm) + and 7 nm (0.007 μm, 7.0e-6 mm) +