From WikiChip
R-Car E2 - Renesas
| Edit Values | |||||||||||
| R-Car E2 | |||||||||||
| General Info | |||||||||||
| Designer | Renesas, ARM Holdings | ||||||||||
| Manufacturer | TSMC | ||||||||||
| Model Number | E2 | ||||||||||
| Part Number | R8A7794 | ||||||||||
| Market | Embedded | ||||||||||
| Introduction | October 22, 2014 (announced) June, 2016 (launched) | ||||||||||
| General Specs | |||||||||||
| Family | R-Car | ||||||||||
| Series | 2nd Gen | ||||||||||
| Frequency | 1,000 MHz, 780 MHz | ||||||||||
| Microarchitecture | |||||||||||
| ISA | ARMv7 (ARM), SuperH (SuperH) | ||||||||||
| Microarchitecture | Cortex-A7, SH-4A | ||||||||||
| Core Name | Cortex-A7, SH-4A | ||||||||||
| Process | 28 nm | ||||||||||
| Technology | CMOS | ||||||||||
| Word Size | 32 bit | ||||||||||
| Cores | 3 | ||||||||||
| Threads | 3 | ||||||||||
| Max Memory | 2 GiB | ||||||||||
| Multiprocessing | |||||||||||
| Max SMP | 1-Way (Uniprocessor) | ||||||||||
| Electrical | |||||||||||
| Vcore | 1.0 V | ||||||||||
| VI/O | 3.3 V, 1.8 V | ||||||||||
| Packaging | |||||||||||
| |||||||||||
R-Car E2 is an entry-level embedded tri-core SoC designed by Renesas for the automotive industry and introduced in late 2014. The E2 incorporates two Cortex-A7 cores operating at 1 GHz along with a SH-4A core operating at 780 MHz for real-time processing. This chip includes an Imagination PowerVR SGX540 GPU operating at 260 MHz and supports up to 2 GiB of dual-channel DDR3-1333 memory.
Contents
Cache
- Main article: Cortex-A7 § Cache
|
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||
|
|||||||||||||||||||||||||
Memory controller
|
Integrated Memory Controller
|
||||||||||||||||
|
||||||||||||||||
Expansions
- Flash ROM and SRAM, Data bus width: 8 or 16 bits
- USB 2.0 host interface × 2 ports (wPHY)
- SD host interface × 3 ch (SDXC, UHS-I)
- Multimedia card interface × 1 ch
- I²C bus interface × 8 ch
- Serial communication interface (SCIF) × 18 ch
- Quad serial peripheral interface (QSPI) × 1 ch (for boot)
- Clock-synchronized serial interface (MSIOF) × 3 ch (SPI/IIS)
- Ethernet AVB controller (IEEE802.1BA/802.1AS/802.1Qav/IEEE1722, GMII/MII, without PHY)
- Ethernet controller (IEEE802.3u, RMII, without PHY)
Graphics
|
Integrated Graphics Information
|
||||||||||||
|
||||||||||||
Features
[Edit/Modify Supported Features]
|
Supported ARM Extensions & Processor Features
|
||||||||
|
||||||||
Block Diagram
Dev Board ("ALT")
- 210 mm x 160 mm
- 68 MB serial flash & 8 GByte eMMC memory
- 1 GB DDR3-DRAM-1333; 2 x 16-bit configuration
- RS-232C, UART, 2x USB, SD, LAN, CAN
- EtherAVB PHY Connetor
- Video in (2ch)
- RGB and LVDS display-out
- switches, LEDs, I/O expansion headers
Categories:
- all microprocessor models
- microprocessor models by renesas
- microprocessor models by renesas based on cortex-a7
- microprocessor models by renesas based on sh-4a
- microprocessor models by arm holdings
- microprocessor models by arm holdings based on cortex-a7
- microprocessor models by arm holdings based on sh-4a
- microprocessor models by tsmc
Facts about "R-Car E2 - Renesas"
| Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki. | R-Car E2 - Renesas#package + |
| base frequency | 1,000 MHz (1 GHz, 1,000,000 kHz) + and 780 MHz (0.78 GHz, 780,000 kHz) + |
| core count | 3 + |
| core name | Cortex-A7 + and SH-4A + |
| core voltage | 1 V (10 dV, 100 cV, 1,000 mV) + |
| designer | Renesas + and ARM Holdings + |
| family | R-Car + |
| first announced | October 22, 2014 + |
| first launched | June 2016 + |
| full page name | renesas/r-car/e2 + |
| has ecc memory support | false + |
| instance of | microprocessor + |
| integrated gpu | PowerVR SGX540 + |
| integrated gpu base frequency | 260 MHz (0.26 GHz, 260,000 KHz) + |
| integrated gpu designer | Imagination Technologies + |
| integrated gpu execution units | 1 + |
| io voltage | 3.3 V (33 dV, 330 cV, 3,300 mV) + and 1.8 V (18 dV, 180 cV, 1,800 mV) + |
| isa | ARMv7 + and SuperH + |
| isa family | ARM + and SuperH + |
| l1$ size | 192 KiB (196,608 B, 0.188 MiB) + |
| l1d$ size | 96 KiB (98,304 B, 0.0938 MiB) + |
| l1i$ size | 96 KiB (98,304 B, 0.0938 MiB) + |
| l2$ size | 0.5 MiB (512 KiB, 524,288 B, 4.882812e-4 GiB) + |
| ldate | June 2016 + |
| main image | |
| manufacturer | TSMC + |
| market segment | Embedded + |
| max cpu count | 1 + |
| max memory | 2,048 MiB (2,097,152 KiB, 2,147,483,648 B, 2 GiB, 0.00195 TiB) + |
| max memory bandwidth | 9.93 GiB/s (10,168.32 MiB/s, 10.662 GB/s, 10,662.256 MB/s, 0.0097 TiB/s, 0.0107 TB/s) + |
| max memory channels | 2 + |
| microarchitecture | Cortex-A7 + and SH-4A + |
| model number | E2 + |
| name | R-Car E2 + |
| package | FCBGA-501 + |
| part number | R8A7794 + |
| process | 28 nm (0.028 μm, 2.8e-5 mm) + |
| series | 2nd Gen + |
| smp max ways | 1 + |
| supported memory type | DDR3-1333 + |
| technology | CMOS + |
| thread count | 3 + |
| word size | 32 bit (4 octets, 8 nibbles) + |