From WikiChip
Knights Hill - Microarchitectures - Intel
< intel‎ | microarchitectures
Revision as of 16:26, 8 April 2018 by David (talk | contribs)
(diff) ← Older revision | Latest revision (diff) | Newer revision → (diff)

Edit Values
Knights Hill µarch
General Info
Arch TypeCPU
DesignerIntel
ManufacturerIntel
Process10 nm
Pipeline
TypeSuperscalar
OoOEYes
SpeculativeYes
Reg RenamingYes
Instructions
ISAx86-16, x86-32, x86-64
Succession

Knights Hill (KNH) was a planned successor to Knights Landing, a 10 nm many-core microarchitecture designed by intel for high performance computing.

History[edit]

XeonPhiGenerations.jpg

Announced in 2014, Knights Hill was originally planned to be delivered in 2016 and be manufactured on a 10 nm process. The architecture was also planned to power a number of supercomputers, including the United States highest-performance supercomputer, Aurora. Delays with 10 nm has pushed the product back to 2017. Eventually, in November 2017 Intel announced that Knights Hill would be cancelled:

One step we’re taking is to replace one of the future Intel® Xeon Phi™ processors (code name Knights Hill) with a new platform and new microarchitecture specifically designed for exascale.

Brands[edit]

Knights Hill was branded as 3rd generation Xeon Phi

Process Technology[edit]

Knights Hill was intended to be fabricated on Intel's 10 nm process.

Architecture[edit]

Intel released very few architectural details regarding Knights Hill.

Key changes from Knights Landing[edit]

References[edit]

codenameKnights Hill +
designerIntel +
full page nameintel/microarchitectures/knights hill +
instance ofmicroarchitecture +
instruction set architecturex86-16 +, x86-32 + and x86-64 +
manufacturerIntel +
microarchitecture typeCPU +
nameKnights Hill +
process10 nm (0.01 μm, 1.0e-5 mm) +