From WikiChip
Atom C3538 - Intel
| Edit Values | |||||||||||
| Atom C3538 | |||||||||||
| General Info | |||||||||||
| Designer | Intel | ||||||||||
| Manufacturer | Intel | ||||||||||
| Model Number | C3538 | ||||||||||
| Part Number | HW8076502444301 | ||||||||||
| S-Spec | SR3L7 | ||||||||||
| Market | Server, Embedded | ||||||||||
| Introduction | August 15, 2017 (announced) August 15, 2017 (launched) | ||||||||||
| Release Price | $75.00 | ||||||||||
| Shop | Amazon | ||||||||||
| General Specs | |||||||||||
| Family | Atom | ||||||||||
| Series | 3000 | ||||||||||
| Locked | Yes | ||||||||||
| Frequency | 2,100 MHz | ||||||||||
| Clock multiplier | 21 | ||||||||||
| Microarchitecture | |||||||||||
| ISA | x86-64 (x86) | ||||||||||
| Microarchitecture | Goldmont | ||||||||||
| Core Name | Denverton | ||||||||||
| Core Family | 6 | ||||||||||
| Core Model | 95 | ||||||||||
| Core Stepping | B1 | ||||||||||
| Process | 14 nm | ||||||||||
| Technology | CMOS | ||||||||||
| Word Size | 64 bit | ||||||||||
| Cores | 4 | ||||||||||
| Threads | 4 | ||||||||||
| Max Memory | 256 GiB | ||||||||||
| Multiprocessing | |||||||||||
| Max SMP | 1-Way (Uniprocessor) | ||||||||||
| Electrical | |||||||||||
| TDP | 15 W | ||||||||||
| Tjunction | 0 °C – 100 °C | ||||||||||
| Tcase | 0 °C – 87 °C | ||||||||||
| Tstorage | -25 °C – 125 °C | ||||||||||
| Packaging | |||||||||||
| |||||||||||
Atom C3538 is a 64-bit quad-core ultra-low power x86 microserver system on a chip introduced by Intel in 2017. The C3538, which is manufactured on a 14 nm process, is based on the Goldmont microarchitecture. This chip operates at 2.1 GHz with a TDP of 15 W. The C3538 supports up to 256 GiB of dual-channel DDR4-1866 ECC memory. This model is part of Denverton's Network and Enterprise Storage SKUs and come with integrated QuickAssist Technology.
Cache
- Main article: Goldmont § Cache
|
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||
|
|||||||||||||||||||||||||
Memory controller
|
Integrated Memory Controller
|
||||||||||||||
|
||||||||||||||
Expansions
This chip incorporates 12 high-speed I/O (HSIO) lanes that may be configured as any combination of the following:
Expansion Options |
|||||||||||||
|
|||||||||||||
Networking
|
Networking
|
||||||
|
||||||
Features
[Edit/Modify Supported Features]
|
Supported x86 Extensions & Processor Features
|
||||||||||||||||||||||||||||||||||||||||||||||||||
|
||||||||||||||||||||||||||||||||||||||||||||||||||
- Intel's Integrated QuickAssist Technology supports a rate of up to 5 Gbps. This model's QAT supports compression acceleration only.
Facts about "Atom C3538 - Intel"
| Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki. | Atom C3538 - Intel#pcie + |
| has ecc memory support | true + |
| has extended page tables support | true + |
| has feature | Advanced Encryption Standard Instruction Set Extension +, Enhanced SpeedStep Technology +, Intel VT-x +, Intel VT-d +, Extended Page Tables +, Memory Protection Extensions + and Integrated QuickAssist Technology + |
| has integrated intel quickassist technology | true + |
| has intel enhanced speedstep technology | true + |
| has intel vt-d technology | true + |
| has intel vt-x technology | true + |
| has second level address translation support | true + |
| has x86 advanced encryption standard instruction set extension | true + |
| l1$ size | 224 KiB (229,376 B, 0.219 MiB) + |
| l1d$ description | 6-way set associative + |
| l1d$ size | 96 KiB (98,304 B, 0.0938 MiB) + |
| l1i$ description | 8-way set associative + |
| l1i$ size | 128 KiB (131,072 B, 0.125 MiB) + |
| l2$ description | 16-way set associative + |
| l2$ size | 8 MiB (8,192 KiB, 8,388,608 B, 0.00781 GiB) + |
| max hsio lanes | 12 + |
| max memory bandwidth | 27.82 GiB/s (28,487.68 MiB/s, 29.871 GB/s, 29,871.498 MB/s, 0.0272 TiB/s, 0.0299 TB/s) + |
| max memory channels | 2 + |
| max sata ports | 12 + |
| max usb ports | 8 + |
| part of | Network and Enterprise Storage SKUs + |
| supported memory type | DDR3L-1600 + and DDR4-1866 + |
| x86/has memory protection extensions | true + |