Template:mpu
R-Car H1 is a high-end embedded penta-core SoC for the automotive industry designed by Renesas and introduced in 2011. While mass production was scheduled to begin in December 2012, it's unknown if that stage was ever actually reached. The H1 features 5 cores, four Cortex-A9 cores operating at 1 GHz and an additional SH-4A core operating at 800 MHz intended for real-time processing multimedia engine (MME). This chips incorporates Imagination's PowerVR SGX543-MP2 GPU. The H1 supports up to 2 GiB of DDR3-1066 memory.
Cache
- Main article: Cortex-A9 § Cache
[Edit/Modify Cache Info]
|
Cache Organization Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes.
|
L1$ | 256 KiB 262,144 B 0.25 MiB
| L1I$ | 128 KiB 131,072 B 0.125 MiB
| 4x32 KiB | | |
---|
L1D$ | 128 KiB 131,072 B 0.125 MiB
| 4x32 KiB | | |
---|
|
---|
| L2$ | 1 MiB 1,024 KiB 1,048,576 B 9.765625e-4 GiB
| |
---|
|
Memory controller
[Edit/Modify Memory Info]
|
Integrated Memory Controller
|
Max Type | DDR3-1066 |
---|
Supports ECC | No |
---|
Max Mem | 2 GiB |
---|
Controllers | 1 |
---|
Channels | 2 |
---|
Width | 32 bit |
---|
Max Bandwidth | 7.95 GiB/s 8,140.8 MiB/s 8.536 GB/s 8,536.248 MB/s 0.00776 TiB/s 0.00854 TB/s
|
---|
Bandwidth |
Single 3.97 GiB/s Double 7.95 GiB/s
|
|
Expansions
- 3 x HSPI
- MLB (MOST150) 6-Pin I/F
- 2 x CAN 32 Message Buffers
- MMC
- 4 x SD
Graphics
- Display out × 2 ch (RGB888)
- Video input x 2 ch
- Video decode processor (H.264/AVC, MPEG-4, VC-1)
Audio
- Sound processing unit × 2 ch
- Sampling rate converter × 10 ch
- Sound serial interface × 10 ch
- MOST DTCP
Features