From WikiChip
Ares - Microarchitectures - ARM
< arm holdings
Revision as of 17:02, 15 December 2018 by David (talk | contribs)

Edit Values
Ares µarch
General Info
Arch TypeCPU
DesignerARM Holdings
ManufacturerTSMC
Process10 nm, 7 nm
Pipeline
OoOEYes
SpeculativeYes
Reg RenamingYes
Succession

Ares is a high-performance ARM microarchitecture designed by ARM Holdings for the server market. This microarchitecture is designed as a synthesizable IP core and is sold to other semiconductor companies to be implemented in their own chips.

History

Ares was first announced by Drew Henry, Arm’s SVP and GM of Infrastructure Business Unit, at his TechCon 2018 keynote. Ares is expected to be a new core specifically designed with higher and power for the server market.

Release Dates

Ares is expected to show up in products in 2019.

Process Technology

Ares specifically takes advantage of the power and area advantages of the 7 nm process.

Architecture

Symbol version future.svg Preliminary Data! Information presented in this article deal with future products, data, features, and specifications that have yet to be finalized, announced, or released. Information may be incomplete and can change by final release.

This list is incomplete; you can help by expanding it.

Bibliography

  • Drew Henry keynote, TechCon 2018 keynote.
codenameNeoverse N1 +
core count4 +, 8 +, 16 +, 32 +, 64 +, 96 + and 128 +
designerARM Holdings +
first launchedFebruary 20, 2019 +
full page namearm holdings/microarchitectures/neoverse n1 +
instance ofmicroarchitecture +
instruction set architectureARMv8.2 +
manufacturerTSMC +
microarchitecture typeCPU +
nameNeoverse N1 +
pipeline stages11 +
process7 nm (0.007 μm, 7.0e-6 mm) +