From WikiChip
X704-410 - Exponential Technology
Template:mpu X704 410 MHz was a PowerPC-compatible microprocessor operating at 410 MHz introduced in February of 1997. This model was the final and only model actually produced by Exponential Technology in early 1997 with the plan of being implemented by Apple in their machines. The model was later dropped by Apple and faded into obscurity (See X704 § History).
Cache
- Main article: X704 § Cache
Level 3 can be provided externally with cache size of 512 KB to 2 MB.
Cache Info [Edit Values] | ||
L1I$ | 2 KB "KB" is not declared as a valid unit of measurement for this property. |
1x2 KB direct mapped |
L1D$ | 2 KB "KB" is not declared as a valid unit of measurement for this property. |
1x2 KB direct mapped |
L2$ | 32 KB "KB" is not declared as a valid unit of measurement for this property. |
1x32 KB 8-way set associative |
Graphics
This SoC has no integrated graphics processing unit.
Features
- Fully PowerPC 60x-compatible architecture
- IEEE 1149.1-compliant JTAG test access port
- IEEE 754-compliant single-precision and double-precision arithmetic
- Support for standard PowerPC 60X bus with 64 bits of data and 32 bits of address
- Support for all PowerPC cache operations
- Support for PowerEndian and BigEndian modes
Documents
Manuals
- X704 Technical Summary, 1996
See also
Facts about "X704-410 - Exponential Technology"
base frequency | 410 MHz (0.41 GHz, 410,000 kHz) + |
bus speed | 100 MHz (0.1 GHz, 100,000 kHz) + |
bus type | 60x bus + |
clock multiplier | 4.1 + |
core count | 1 + |
core voltage | 3.6 V (36 dV, 360 cV, 3,600 mV) + |
designer | Exponential Technology + |
die area | 150 mm² (0.233 in², 1.5 cm², 150,000,000 µm²) + |
family | X704 + |
first launched | March 1997 + |
full page name | exponential technology/x704/410 + |
instance of | microprocessor + |
l1d$ description | direct mapped + |
l1d$ size | 2 KiB (2,048 B, 0.00195 MiB) + |
l1i$ description | direct mapped + |
l1i$ size | 2 KiB (2,048 B, 0.00195 MiB) + |
l2$ description | 8-way set associative + |
l2$ size | 0.0313 MiB (32 KiB, 32,768 B, 3.051758e-5 GiB) + |
last order | March 1997 + |
last shipment | March 1997 + |
ldate | March 1997 + |
manufacturer | Hitachi + |
market segment | Desktop + |
max cpu count | 1 + |
microarchitecture | X704 + |
model number | X704-410 + |
name | X704-410 + |
platform | CHRP + |
power dissipation | 85 W (85,000 mW, 0.114 hp, 0.085 kW) + |
process | 500 nm (0.5 μm, 5.0e-4 mm) + |
smp max ways | 1 + |
technology | BiCMOS + |
thread count | 1 + |
transistor count | 2,700,000 + |
word size | 32 bit (4 octets, 8 nibbles) + |