From WikiChip
Difference between revisions of "intel/microarchitectures/sapphire rapids"
(Minor fix) |
(→Key changes from {{\\|Ice Lake (server)|Ice Lake}}) |
||
Line 23: | Line 23: | ||
=== Key changes from {{\\|Ice Lake (server)|Ice Lake}}=== | === Key changes from {{\\|Ice Lake (server)|Ice Lake}}=== | ||
* Platform | * Platform | ||
− | ** {{intel|Whitley|l=platform}} '''→''' {{intel| | + | ** {{intel|Whitley|l=platform}} '''→''' {{intel|Eagle Stream|l=platform}} |
Revision as of 10:44, 30 March 2019
Edit Values | |
Sapphire Rapids µarch | |
General Info | |
Arch Type | CPU |
Designer | Intel |
Manufacturer | Intel |
Introduction | 2020 |
Process | 10 nm |
Instructions | |
ISA | x86-64 |
Succession | |
Sapphire Rapids (SPR) is Intel's successor to Ice Lake, a 10 nm microarchitecture for enthusiasts and servers.
Process Technology
Sapphire Rapids is planned to be manufactured on Intel's 3rd generation enhanced 10nm++ process.
Architecture
Key changes from Ice Lake
- Platform
Facts about "Sapphire Rapids - Microarchitectures - Intel"
codename | Sapphire Rapids + |
designer | Intel + |
first launched | 2020 + |
full page name | intel/microarchitectures/sapphire rapids + |
instance of | microarchitecture + |
instruction set architecture | x86-64 + |
manufacturer | Intel + |
microarchitecture type | CPU + |
name | Sapphire Rapids + |
process | 10 nm (0.01 μm, 1.0e-5 mm) + |