From WikiChip
Difference between revisions of "hisilicon/kunpeng/920-6426"
| Line 70: | Line 70: | ||
|pcie config=2x8 | |pcie config=2x8 | ||
}} | }} | ||
| + | }} | ||
| + | == Features == | ||
| + | {{arm features | ||
| + | |thumb=No | ||
| + | |thumb2=No | ||
| + | |thumbee=No | ||
| + | |vfpv1=No | ||
| + | |vfpv2=No | ||
| + | |vfpv3=No | ||
| + | |vfpv3-d16=No | ||
| + | |vfpv3-f16=No | ||
| + | |vfpv4=No | ||
| + | |vfpv4-d16=No | ||
| + | |vfpv5=No | ||
| + | |neon=Yes | ||
| + | |trustzone=No | ||
| + | |jazelle=No | ||
| + | |wmmx=No | ||
| + | |wmmx2=No | ||
| + | |pmuv3=No | ||
| + | |crc32=Yes | ||
| + | |crypto=No | ||
| + | |fp=No | ||
| + | |fp16=No | ||
| + | |profile=No | ||
| + | |ras=No | ||
| + | |simd=No | ||
| + | |rdm=No | ||
}} | }} | ||
Revision as of 01:35, 1 August 2018
| Edit Values | |
| Hi1620 | |
| General Info | |
| Designer | HiSilicon, ARM Holdings |
| Manufacturer | TSMC |
| Model Number | Hi1620 |
| Market | Server |
| Introduction | September, 2018 (announced) September, 2018 (launched) |
| General Specs | |
| Family | Hi16xx |
| Frequency | 3,000 MHz |
| Microarchitecture | |
| ISA | ARMv8 (ARM) |
| Microarchitecture | Cortex-A73 |
| Core Name | Cortex-A73 |
| Technology | CMOS |
| Word Size | 64 bit |
| Cores | 48 |
| Threads | 48 |
| Max Memory | 512 GiB |
| Multiprocessing | |
| Max SMP | 2-Way (Multiprocessor) |
Hi1620 is a planned octatetraconta-core 64-bit ARM server microprocessor set to be introduced by HiSilicon in late-2018. Fabricated by TSMC on a ? nm process, this chip incorporates 48 Cortex-A73 cores operating at 3 GHz. The Hi1620 supports up to 512 GiB of quad-channel DDR4-2400 memory.
Cache
- Main article: Cortex-A72 § Cache
|
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
|||||||||||||||||||||||||||||||||||||
Memory controller
|
Integrated Memory Controller
|
||||||||||||||||
|
||||||||||||||||
Expansions
Expansion Options |
|||||
|
|||||
Features
[Edit/Modify Supported Features]
|
Supported ARM Extensions & Processor Features
|
||||
|
||||
Utilizing devices
- HiSilicon D06
This list is incomplete; you can help by expanding it.
Categories:
- all microprocessor models
- microprocessor models by hisilicon
- microprocessor models by hisilicon based on cortex-a73
- microprocessor models by arm holdings
- microprocessor models by arm holdings based on cortex-a73
- microprocessor models by tsmc
- future microprocessor models
- microprocessor models require attention
Facts about "Kunpeng 920-6426 - HiSilicon"
| Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki. | Kunpeng 920-6426 - HiSilicon#pcie + |
| base frequency | 2,600 MHz (2.6 GHz, 2,600,000 kHz) + |
| core count | 64 + |
| core name | TaiShan v110 + |
| designer | HiSilicon + |
| die count | 3 + |
| family | Hi16xx + |
| first announced | September 2018 + |
| first launched | January 7, 2019 + |
| full page name | hisilicon/kunpeng/920-6426 + |
| has ecc memory support | true + |
| instance of | microprocessor + |
| is multi-chip package | true + |
| isa | ARMv8.2 + |
| isa family | ARM + |
| l1$ size | 8,192 KiB (8,388,608 B, 8 MiB) + |
| l1d$ size | 4,096 KiB (4,194,304 B, 4 MiB) + |
| l1i$ size | 4,096 KiB (4,194,304 B, 4 MiB) + |
| l2$ size | 32 MiB (32,768 KiB, 33,554,432 B, 0.0313 GiB) + |
| l3$ size | 64 MiB (65,536 KiB, 67,108,864 B, 0.0625 GiB) + |
| ldate | January 7, 2019 + |
| main image | |
| manufacturer | TSMC + |
| market segment | Server + |
| max cpu count | 4 + |
| max memory | 2,097,152 MiB (2,147,483,648 KiB, 2,199,023,255,552 B, 2,048 GiB, 2 TiB) + |
| max memory bandwidth | 190.7 GiB/s (195,276.8 MiB/s, 204.763 GB/s, 204,762.566 MB/s, 0.186 TiB/s, 0.205 TB/s) + |
| max memory channels | 8 + |
| max sata ports | 2 + |
| max usb ports | 4 + |
| microarchitecture | TaiShan v110 + |
| model number | 920-6426 + |
| name | Kunpeng 920-6426 + |
| series | 920 + |
| smp max ways | 4 + |
| supported memory type | DDR4-2933 + |
| tdp | 195 W (195,000 mW, 0.261 hp, 0.195 kW) + |
| technology | CMOS + |
| thread count | 64 + |
| transistor count | 20,000,000,000 + |
| used by | HiSilicon D06 +, TaiShan 5280 +, TaiShan 5290 +, TaiShan X6000 + and TaiShan 2280 + |
| word size | 64 bit (8 octets, 16 nibbles) + |