From WikiChip
Difference between revisions of "intel/xeon d/d-2191"
| Line 31: | Line 31: | ||
{{unknown features}} | {{unknown features}} | ||
| + | |||
| + | |||
| + | == Cache == | ||
| + | {{main|intel/microarchitectures/skylake_(server)#Memory_Hierarchy|l1=Skylake § Cache}} | ||
| + | {{cache size | ||
| + | |l1 cache=1.125 MiB | ||
| + | |l1i cache=576 KiB | ||
| + | |l1i break=18x32 KiB | ||
| + | |l1i desc=8-way set associative | ||
| + | |l1d cache=576 KiB | ||
| + | |l1d break=18x32 KiB | ||
| + | |l1d desc=8-way set associative | ||
| + | |l1d policy=write-back | ||
| + | |l2 cache=18 MiB | ||
| + | |l2 break=18x1 MiB | ||
| + | |l2 desc=16-way set associative | ||
| + | |l2 policy=write-back | ||
| + | |l3 cache=24.75 MiB | ||
| + | |l3 break=18x1.375 MiB | ||
| + | |l3 desc=11-way set associative | ||
| + | |l3 policy=write-back | ||
| + | }} | ||
Revision as of 21:11, 1 February 2018
| Edit Values | |
| Xeon D-2191 | |
| General Info | |
| Designer | Intel |
| Manufacturer | Intel |
| Model Number | D-2191 |
| Market | Server, Embedded |
| Release Price | $2406 |
| Shop | Amazon |
| General Specs | |
| Family | Xeon D |
| Series | D-2000 |
| Locked | Yes |
| Frequency | 1,600 MHz |
| Microarchitecture | |
| ISA | x86-64 (x86) |
| Microarchitecture | Skylake (server) |
| Core Name | Skylake-D |
| Process | 14 nm |
| Technology | CMOS |
| Word Size | 64 bit |
| Cores | 18 |
| Threads | 36 |
| Max Memory | 512 GiB |
| Multiprocessing | |
| Max SMP | 1-Way (Uniprocessor) |
| Electrical | |
| TDP | 86 W |
Xeon D-2191 is a 64-bit 18-core high-performance x86 microserver processor set to be introduced by Intel in early 2018. Fabricated on Intel's 14nm+ process based on the Skylake microarchitecture, this chip operates at 1.6 GHz with a TDP of 86 W.
Cache
- Main article: Skylake § Cache
|
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
|||||||||||||||||||||||||||||||||||||
Facts about "Xeon D-2191 - Intel"
| base frequency | 1,600 MHz (1.6 GHz, 1,600,000 kHz) + |
| core count | 18 + |
| core name | Skylake-D + |
| designer | Intel + |
| family | Xeon D + |
| full page name | intel/xeon d/d-2191 + |
| has locked clock multiplier | true + |
| instance of | microprocessor + |
| isa | x86-64 + |
| isa family | x86 + |
| l1$ size | 1,152 KiB (1,179,648 B, 1.125 MiB) + |
| l1d$ description | 8-way set associative + |
| l1d$ size | 576 KiB (589,824 B, 0.563 MiB) + |
| l1i$ description | 8-way set associative + |
| l1i$ size | 576 KiB (589,824 B, 0.563 MiB) + |
| l2$ description | 16-way set associative + |
| l2$ size | 18 MiB (18,432 KiB, 18,874,368 B, 0.0176 GiB) + |
| l3$ description | 11-way set associative + |
| l3$ size | 24.75 MiB (25,344 KiB, 25,952,256 B, 0.0242 GiB) + |
| ldate | 3000 + |
| manufacturer | Intel + |
| market segment | Server + and Embedded + |
| max cpu count | 1 + |
| max memory | 524,288 MiB (536,870,912 KiB, 549,755,813,888 B, 512 GiB, 0.5 TiB) + |
| microarchitecture | Skylake (server) + |
| model number | D-2191 + |
| name | Xeon D-2191 + |
| process | 14 nm (0.014 μm, 1.4e-5 mm) + |
| release price | $ 2,406.00 (€ 2,165.40, £ 1,948.86, ¥ 248,611.98) + |
| series | D-2000 + |
| smp max ways | 1 + |
| tdp | 86 W (86,000 mW, 0.115 hp, 0.086 kW) + |
| technology | CMOS + |
| thread count | 36 + |
| word size | 64 bit (8 octets, 16 nibbles) + |