From WikiChip
Difference between revisions of "amd/athlon mp/ahx1200ans3b"
m (Bot: Automated text replacement (-|avx512=No +)) |
m (Bot: switching template from {{mpu}} to a more generic {{chip}}) |
||
| Line 1: | Line 1: | ||
{{amd title|Athlon MP 1200}} | {{amd title|Athlon MP 1200}} | ||
| − | {{ | + | {{chip |
| name = AMD Athlon MP 1200 | | name = AMD Athlon MP 1200 | ||
| no image = yes | | no image = yes | ||
Latest revision as of 15:20, 13 December 2017
| Edit Values | |
| AMD Athlon MP 1200 | |
| General Info | |
| Designer | AMD |
| Manufacturer | AMD |
| Model Number | Athlon MP 1200 |
| Part Number | AHX1200ANS3B |
| Market | Server |
| Introduction | June 5, 2001 (announced) June 5, 2001 (launched) |
| Release Price | $265 |
| Shop | Amazon |
| General Specs | |
| Family | Athlon MP |
| Locked | Yes |
| Frequency | 1200 MHz |
| Bus type | FSB |
| Bus speed | 100 MHz |
| Bus rate | 200 MT/s |
| Clock multiplier | 12 |
| CPUID | 662 |
| Microarchitecture | |
| Microarchitecture | K7 |
| Platform | Athlon MP |
| Chipset | AMD-760MP |
| Core Name | Palomino |
| Core Family | 6 |
| Core Model | 6 |
| Core Stepping | 2 |
| Process | 180 nm |
| Transistors | 37,500,000 |
| Technology | CMOS |
| Die | 128 mm² |
| Word Size | 32 bit |
| Cores | 1 |
| Threads | 1 |
| Max Memory | 4 GiB |
| Multiprocessing | |
| Max SMP | 2-Way (Multiprocessor) |
| Electrical | |
| Vcore | 1.8 V |
| Tjunction | 0 °C – 95 °C |
| Tcase | 0 °C – 95 °C |
| Tstorage | -40 °C – 100 °C |
Athlon MP 1200 (OPN AHX1200ANS3B) based on the Palomino core was a 32-bit x86 multiprocessor developed by AMD and introduced in 2001 for the server and workstation market. This particular model, which operated at 1.2 GHz, had a lower FSB operating at 100 MHz (for an effective transfer rate of 200 MT/s) and operated at higher nominal voltage of 1.8 V. This processor, which was based on the K7 microarchitecture, was manufactured on a mature 180 nm copper interconnect technology at AMD's Fab 30 in Dresden, Germany.
Cache[edit]
- Main article: K7 § Cache
|
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||
|
|||||||||||||||||||||||||
Graphics[edit]
This MPU has no integrated graphics processing unit.
Features[edit]
[Edit/Modify Supported Features]
|
Supported x86 Extensions & Processor Features
|
||||||||||||||||||||||||
|
||||||||||||||||||||||||
- Advanced Configuration and Power Interface
- Halt State
- Stop Grant State
Documents[edit]
Datasheets[edit]
- AMD Athlon MP Processor Model 6 Data Sheet Multiprocessor-Capable for Workstation and Server Platforms; Publication # 24685; Rev.: B; Issue Date: June 2001.
Others[edit]
- System Considerations for Dual AMD Athlon MP Processors in Tower and 1U Form Factors; Publication # 25325; Rev: B; August 2002.
Facts about "Athlon MP 1200 - AMD"
| has amd smartmp technology | true + |
| has feature | SmartMP Technology +, ACPI +, Halt State + and Stop Grant State + |
| has multiprocessing support | true + |
| l1$ size | 128 KiB (131,072 B, 0.125 MiB) + |
| l1d$ description | 2-way set associative + |
| l1d$ size | 64 KiB (65,536 B, 0.0625 MiB) + |
| l1i$ description | 2-way set associative + |
| l1i$ size | 64 KiB (65,536 B, 0.0625 MiB) + |
| l2$ description | 16-way set associative + |
| l2$ size | 0.25 MiB (256 KiB, 262,144 B, 2.441406e-4 GiB) + |