From WikiChip
Difference between revisions of "cavium/octeon"
< cavium

Line 8: Line 8:
 
| type              = System on chips
 
| type              = System on chips
 
| first announced  = September 13, 2004
 
| first announced  = September 13, 2004
| first launched    =  
+
| first launched    = June 1, 2005
 
| production start  =  
 
| production start  =  
 
| production end    =  
 
| production end    =  
Line 20: Line 20:
 
| clock max        = 600 MHz
 
| clock max        = 600 MHz
 
| package          = FCBGA-1521
 
| package          = FCBGA-1521
 +
| package 2        = HSBGA-868
 
| socket            = BGA-1521
 
| socket            = BGA-1521
 +
| socket 2          = BGA-868
  
 
| succession      = Yes
 
| succession      = Yes
Line 35: Line 37:
 
== Architecture ==
 
== Architecture ==
 
{{main|cavium/microarchitectures/cnmips|l1=cnMIPS µarch}}
 
{{main|cavium/microarchitectures/cnmips|l1=cnMIPS µarch}}
The cnMIPS microarchitecture is a [[fully-custom]] design implementing the {{mips|MIPS64}} revision 2 ISA on [[TSMC]]'s [[130 nm process]]. Due to the specific nature of the applicatons running, an [[FPU]] was omitted. Instead, Cavium opted to incorporated a wide array of hardware accelerators for network applications including support for compression/decompression algorithms (e.g.[[GZIP]]), and security/crypto algorithms (e.g. [[DES]], [[AES]], [[MD5]], and [[SHA1]]).
+
The cnMIPS microarchitecture is a [[fully-custom]] design implementing the {{mips|MIPS64}} revision 2 ISA on [[TSMC]]'s [[130 nm process]]. Due to the specific nature of the applicatons running, an [[FPU]] was omitted. Instead, Cavium opted to incorporated a wide array of hardware accelerators for network applications (L3 to L7) including support for compression/decompression algorithms (e.g.[[GZIP]]), and security/crypto algorithms (e.g. [[DES]], [[AES]], [[MD5]], and [[SHA1]]).
  
 
== Members ==
 
== Members ==
 
{{empty section}}
 
{{empty section}}
  
== Documents ==
+
== Datasheet ==
{{empty section}}
+
* [[:File:octeon cn30xx product brief.pdf|OCTEON CN30XX Processors Product Brief]]
 +
* [[:File:octeon cn31xx product brief.pdf|OCTEON CN31XX Single- and Dual-Core Product Brief]]
 +
* [[:File:octeon cn38xx and cn36xx product brief.pdf|OCTEON CN38XX /CN36XX 4 to 16-Core Product Brief]]

Revision as of 17:06, 7 December 2016

Cavium OCTEON
octeon cn38xx.png
CN38xx
Developer Cavium
Manufacturer TSMC
Type System on chips
Introduction September 13, 2004 (announced)
June 1, 2005 (launch)
Architecture MIPS64 R2 network SoCs
ISA MIPS64
µarch cnMIPS
Word size 64 bit
8 octets
16 nibbles
Process 130 nm
0.13 μm
1.3e-4 mm
Technology CMOS
Clock 400 MHz-600 MHz
Package FCBGA-1521, HSBGA-868
Socket BGA-1521, BGA-868
Succession
OCTEON II

OCTEON was a family of 64-bit multi-core MIPS microprocessors designed by Cavium for networking devices.

Overview

The original OCTEON family of network-oriented microprocessors were announced in September of 2004. These chips are based on Cavium's newly announced microarchitecture, cnMIPS, announced the same day. The cnMIPS design is a fully compliant MIPS64 revision 2 implementation. OCTEON chips are found in many enterprise an data center network servers, routers, and switches as well as various high-end residential routers.

Architecture

Main article: cnMIPS µarch

The cnMIPS microarchitecture is a fully-custom design implementing the MIPS64 revision 2 ISA on TSMC's 130 nm process. Due to the specific nature of the applicatons running, an FPU was omitted. Instead, Cavium opted to incorporated a wide array of hardware accelerators for network applications (L3 to L7) including support for compression/decompression algorithms (e.g.GZIP), and security/crypto algorithms (e.g. DES, AES, MD5, and SHA1).

Members

New text document.svg This section is empty; you can help add the missing info by editing this page.

Datasheet

Facts about "OCTEON - Cavium"
designerCavium +
first announcedSeptember 13, 2004 +
first launchedJune 1, 2005 +
full page namecavium/octeon +
instance ofsystem on a chip family +
instruction set architectureMIPS64 +
main designerCavium +
manufacturerTSMC +
microarchitecturecnMIPS +
nameCavium OCTEON +
packageFCBGA-1521 + and HSBGA-868 +
process130 nm (0.13 μm, 1.3e-4 mm) +
socketBGA-1521 + and BGA-868 +
technologyCMOS +
word size64 bit (8 octets, 16 nibbles) +