From WikiChip
Difference between revisions of "esperanto/microarchitectures/et-minion"
< esperanto

Line 8: Line 8:
 
|process=7 nm
 
|process=7 nm
 
|type=Superscalar
 
|type=Superscalar
|type 2=Superpipeline
+
|type 2=Pipelined
|oooe=Yes
+
|oooe=No
 
|speculative=Yes
 
|speculative=Yes
|renaming=Yes
+
|renaming=No
 
|isa=RV64
 
|isa=RV64
 
|extension=I
 
|extension=I
Line 19: Line 19:
 
|extension 5=D
 
|extension 5=D
 
|extension 6=C
 
|extension 6=C
|predecessor=BOOM v2
 
|predecessor link=uc berkeley/microarchitectures/boom v2
 
 
|contemporary=ET-Maxion
 
|contemporary=ET-Maxion
 
|contemporary link=esperanto/microarchitectures/et-maxion
 
|contemporary link=esperanto/microarchitectures/et-maxion
 
}}
 
}}

Revision as of 20:23, 25 December 2017

Edit Values
ET-Minion µarch
General Info
Arch TypeCPU
DesignerEsperanto
ManufacturerTSMC
Introduction2018
Process7 nm
Pipeline
TypeSuperscalar, Pipelined
OoOENo
SpeculativeYes
Reg RenamingNo
Instructions
ISARV64
ExtensionsI, M, A, F, D, C
Contemporary
ET-Maxion
codenameET-Minion +
designerEsperanto +
first launched2018 +
full page nameesperanto/microarchitectures/et-minion +
instance ofmicroarchitecture +
instruction set architectureRV64 +
manufacturerTSMC +
microarchitecture typeCPU +
nameET-Minion +
process7 nm (0.007 μm, 7.0e-6 mm) +