From WikiChip
Difference between revisions of "socionext/sc2a11"
Line 1: | Line 1: | ||
{{socionext title|SC2A11}} | {{socionext title|SC2A11}} | ||
{{mpu | {{mpu | ||
− | | future | + | |future=Yes |
− | | name | + | |name=Socionext SC2A11 |
− | | | + | |image=SC2A11 IMG01.jpg |
− | + | |designer=Socionext | |
− | + | |designer 2=ARM Holdings | |
− | + | |model number=SC2A11 | |
− | | designer | + | |market=Server |
− | | designer 2 | + | |market 2=Networking |
− | + | |market 3=IoT | |
− | | model number | + | |first announced=November 14, 2016 |
− | + | |first launched=2017 | |
− | + | |frequency=1,000 MHz | |
− | + | |bus type=AMBA | |
− | + | |isa=ARMv8 | |
− | | market | + | |isa family=ARM |
− | | market 2 | + | |microarch=Cortex-A53 |
− | | market 3 | + | |core name=Cortex-A53 |
− | | first announced | + | |technology=CMOS |
− | | first launched | + | |word size=64 bit |
− | + | |core count=24 | |
− | + | |thread count=24 | |
− | + | |max cpus=64 | |
− | + | |tdp=5 W | |
− | + | |electrical=<!-- put Yes if electrical info is added --> | |
− | + | |packaging=<!-- put Yes if packaging info is added --> | |
− | |||
− | | frequency | ||
− | | bus type | ||
− | | | ||
− | |||
− | |||
− | |||
− | |||
− | | isa family | ||
− | |||
− | | microarch | ||
− | |||
− | |||
− | | core name | ||
− | |||
− | |||
− | |||
− | |||
− | | technology | ||
− | |||
− | |||
− | |||
− | | word size | ||
− | | core count | ||
− | | thread count | ||
− | | max cpus | ||
− | | | ||
− | |||
− | | electrical | ||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | | packaging | ||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
}} | }} | ||
'''SC2A11''' is a {{arch|64}} [[tetracosa-core]] [[ARM]] system on a chip designed by [[Socionext]] for low-power servers and cloud/[[IoT]] edge computing. This chip, which incorporates 24 ultra-low power {{armh|Cortex-A53|l=arch}} cores, operates at 1 GHz and supports up to DDR4-2133 EEC memory. | '''SC2A11''' is a {{arch|64}} [[tetracosa-core]] [[ARM]] system on a chip designed by [[Socionext]] for low-power servers and cloud/[[IoT]] edge computing. This chip, which incorporates 24 ultra-low power {{armh|Cortex-A53|l=arch}} cores, operates at 1 GHz and supports up to DDR4-2133 EEC memory. |
Revision as of 09:13, 6 October 2017
Template:mpu SC2A11 is a 64-bit tetracosa-core ARM system on a chip designed by Socionext for low-power servers and cloud/IoT edge computing. This chip, which incorporates 24 ultra-low power Cortex-A53 cores, operates at 1 GHz and supports up to DDR4-2133 EEC memory.
Cache
- Main article: Cortex-A53 § Cache
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
Memory controller
Integrated Memory Controller
|
||||||||||
|
Expansions
Expansion Options
|
||||||||||
|
Graphics
This SoC has no integrated graphics processing unit.
Networking
- 2x Gigabit Ethernet Interfaces
Storage
- SPI
- eMMC
Facts about "SC2A11 - Socionext"
Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki. | SC2A11 - Socionext#io + |
has ecc memory support | true + |
l1$ size | 1,536 KiB (1,572,864 B, 1.5 MiB) + |
l1d$ description | 4-way set associative + |
l1d$ size | 768 KiB (786,432 B, 0.75 MiB) + |
l1i$ description | 2-way set associative + |
l1i$ size | 768 KiB (786,432 B, 0.75 MiB) + |
l2$ description | 16-way set associative + |
l2$ size | 3 MiB (3,072 KiB, 3,145,728 B, 0.00293 GiB) + |
l3$ size | 4 MiB (4,096 KiB, 4,194,304 B, 0.00391 GiB) + |
max memory bandwidth | 15.89 GiB/s (16,271.36 MiB/s, 17.062 GB/s, 17,061.758 MB/s, 0.0155 TiB/s, 0.0171 TB/s) + |
max memory channels | 2 + |
max pcie lanes | 4 + |
supported memory type | DDR4-2133 + |