From WikiChip
Difference between revisions of "dec/microarchitectures/alpha 21264"
< dec

(Created page with "{{dec title|Alpha 21264|arch}} {{microarchitecture |atype=CPU |name=Alpha 21264 |designer=DEC |manufacturer=DEC }}")
 
Line 5: Line 5:
 
|designer=DEC
 
|designer=DEC
 
|manufacturer=DEC
 
|manufacturer=DEC
 +
|manufacturer 2=Intel
 +
|introduction=February, 1998
 +
|process=0.35 µm
 +
|cores=1
 +
|type=Superscalar
 +
|oooe=Yes
 +
|speculative=Yes
 +
|renaming=Yes
 +
|stages=6
 +
|decode=4-way
 +
|isa=Alpha
 +
|l1i=64 KiB
 +
|l1i per=core
 +
|l1i desc=2-way set associative
 +
|l1d=64 KiB
 +
|l1d per=core
 +
|l1d desc=2-way set associative
 +
|predecessor=Alpha 21164
 +
|predecessor link=dec/microarchitectures/alpha_21164
 +
|successor=Alpha 23264
 +
|successor link=hp/microarchitectures/alpha_21364
 
}}
 
}}

Revision as of 20:39, 8 June 2017

Edit Values
Alpha 21264 µarch
General Info
Arch TypeCPU
DesignerDEC
ManufacturerDEC, Intel
IntroductionFebruary, 1998
Process0.35 µm
Core Configs1
Pipeline
TypeSuperscalar
OoOEYes
SpeculativeYes
Reg RenamingYes
Stages6
Decode4-way
Instructions
ISAAlpha
Cache
L1I Cache64 KiB/core
2-way set associative
L1D Cache64 KiB/core
2-way set associative
Succession
codenameAlpha 21264 +
core count1 +
designerDEC +
first launchedFebruary 1998 +
full page namedec/microarchitectures/alpha 21264 +
instance ofmicroarchitecture +
instruction set architectureAlpha +
manufacturerDEC + and Intel +
microarchitecture typeCPU +
nameAlpha 21264 +
pipeline stages6 +
process350 nm (0.35 μm, 3.5e-4 mm) +