From WikiChip
					
    Difference between revisions of "amd/k6-2/k6-2e-333afr"    
                	
														 (→Cache)  | 
				|||
| Line 80: | Line 80: | ||
== Cache ==  | == Cache ==  | ||
{{main|amd/microarchitectures/k6-2#Memory_Hierarchy|l1=K6-2 § Cache}}  | {{main|amd/microarchitectures/k6-2#Memory_Hierarchy|l1=K6-2 § Cache}}  | ||
| − | [[L2$]] can be 512   | + | [[L2$]] can be 512 KiB to 2 MiB, depending on manufacturer and [[motherboard]] model. L2$ is off-chip.  | 
{{cache info  | {{cache info  | ||
| − | |l1i cache=32   | + | |l1i cache=32 KiB  | 
| − | |l1i break=1x32   | + | |l1i break=1x32 KiB  | 
|l1i desc=2-way set associative  | |l1i desc=2-way set associative  | ||
|l1i extra=  | |l1i extra=  | ||
| − | |l1d cache=32   | + | |l1d cache=32 KiB  | 
| − | |l1d break=1x32   | + | |l1d break=1x32 KiB  | 
|l1d desc=2-way set associative  | |l1d desc=2-way set associative  | ||
|l1d extra=  | |l1d extra=  | ||
Revision as of 23:33, 20 September 2016
Template:mpu K6-2/337AFR was a 32-bit x86 K6-2-based microprocessor designed and manufactured in 1999 by AMD. Manufactured using a 0.25 µm process, this MPU operated at 333 MHz and had a FSB operating at 95 MHz.
Contents
Cache
- Main article: K6-2 § Cache
 
L2$ can be 512 KiB to 2 MiB, depending on manufacturer and motherboard model. L2$ is off-chip.
| Cache Info [Edit Values] | ||
| L1I$ |  32 KiB 32,768 B   0.0313 MiB  | 
1x32 KiB 2-way set associative | 
| L1D$ |   32 KiB 32,768 B   0.0313 MiB  | 
1x32 KiB 2-way set associative | 
Graphics
This SoC has no integrated graphics processing unit.
Features
- Auto-power down state
 - Stop clock state
 
Documents
DataSheet
- AMD-K6-2E Processor Data Sheet; Publication #22529 Revision B/0, January 2000
 
Facts about "K6-2E/333AFR  - AMD"
| l1d$ description | 2-way set associative + | 
| l1d$ size | 32 KiB (32,768 B, 0.0313 MiB) + | 
| l1i$ description | 2-way set associative + | 
| l1i$ size | 32 KiB (32,768 B, 0.0313 MiB) + |