From WikiChip
Difference between revisions of "arm holdings/microarchitectures/cortex-a5"
< arm holdings

(a5)
 
 
(6 intermediate revisions by the same user not shown)
Line 6: Line 6:
 
|manufacturer=TSMC
 
|manufacturer=TSMC
 
|introduction=October 22, 2009
 
|introduction=October 22, 2009
 +
|isa=ARMv7
 
|predecessor=Cortex-A9
 
|predecessor=Cortex-A9
 
|predecessor link=arm_holdings/microarchitectures/cortex-a9
 
|predecessor link=arm_holdings/microarchitectures/cortex-a9
|successor=Cortex-A
+
|successor=Cortex-A35
|successor link=arm_holdings/microarchitectures/cortex-a17
+
|successor link=arm_holdings/microarchitectures/cortex-a35
 +
}}
 +
'''Cortex-A5''' (codename '''Sparrow''') is the successor to the {{armh|Cortex-A9|l=arch}}, an ultra-low power [[ARM]] [[microarchitecture]] designed by [[ARM Holdings]] for the mobile market. This microarchitecture is designed as a synthesizable [[IP core]] and is sold to other semiconductor companies to be implemented in their own chips.
 +
 
 +
== Architecture ==
 +
=== Key changes from {{\\|Cortex-A9}} ===
 +
* New [[in-order]] pipeline (form [[out-of-order]])
 +
** Shorter [[pipeline]] (8, up from 9-12)
 +
*** 0.5x frequency (1 GHz, down from 2 GHz)
 +
** Single-issue (from [[dual-issue]])
 +
* Reduced return stack size (4 entries, down from 8)
 +
* Integer
 +
** Hardware [[Fused Multiply-Accumulate]]
 +
* [[VFPv4]] (from [[VFPv3]])
 +
* Memory subsystem
 +
** Level 1 [[instruction cache]] reduced to 2-way set associative (down from 4-way)
 +
 
 +
{{expand list}}
 +
 
 +
=== Block Diagram ===
 +
{{empty section}}
 +
=== Memory Hierarchy ===
 +
{{empty section}}
 +
 
 +
== Licensees ==
 +
Arm named the following companies as licensees.
 +
 
 +
{{collist
 +
|count = 3
 +
|
 +
* [[Cambridge Silicon Radio]]
 +
* [[Open-Silicon]]
 +
* [[eSilicon]]
 
}}
 
}}
'''Cortex-A5''' is the successor to the {{armh|Cortex-A9|l=arch}}, an ultra-low power [[ARM]] [[microarchitecture]] designed by [[ARM Holdings]] for the mobile market. This microarchitecture is designed as a synthesizable [[IP core]] and is sold to other semiconductor companies to be implemented in their own chips.
 

Latest revision as of 13:25, 31 December 2018

Edit Values
Cortex-A5 µarch
General Info
Arch TypeCPU
DesignerARM Holdings
ManufacturerTSMC
IntroductionOctober 22, 2009
Instructions
ISAARMv7
Succession

Cortex-A5 (codename Sparrow) is the successor to the Cortex-A9, an ultra-low power ARM microarchitecture designed by ARM Holdings for the mobile market. This microarchitecture is designed as a synthesizable IP core and is sold to other semiconductor companies to be implemented in their own chips.

Architecture[edit]

Key changes from Cortex-A9[edit]

This list is incomplete; you can help by expanding it.

Block Diagram[edit]

New text document.svg This section is empty; you can help add the missing info by editing this page.

Memory Hierarchy[edit]

New text document.svg This section is empty; you can help add the missing info by editing this page.

Licensees[edit]

Arm named the following companies as licensees.

codenameCortex-A5 +
designerARM Holdings +
first launchedOctober 22, 2009 +
full page namearm holdings/microarchitectures/cortex-a5 +
instance ofmicroarchitecture +
manufacturerTSMC +
microarchitecture typeCPU +
nameCortex-A5 +