From WikiChip
Difference between revisions of "apm/x-gene/apm883208-x1"
(208) |
|||
(10 intermediate revisions by 2 users not shown) | |||
Line 1: | Line 1: | ||
{{apm title|X-Gene 1 APM883208-X1}} | {{apm title|X-Gene 1 APM883208-X1}} | ||
− | {{chip}} | + | {{chip |
+ | |name=APM883208-X1 | ||
+ | |no image=Yes | ||
+ | |designer=AppliedMicro | ||
+ | |manufacturer=TSMC | ||
+ | |model number=APM883208-X1 | ||
+ | |market=Server | ||
+ | |first announced=October 28, 2011 | ||
+ | |first launched=2012 | ||
+ | |family=X-Gene | ||
+ | |series=X-Gene 1 | ||
+ | |turbo frequency=2,400 MHz | ||
+ | |isa=ARMv8 | ||
+ | |isa family=ARM | ||
+ | |microarch=Storm | ||
+ | |core name=Potenza | ||
+ | |process=40 nm | ||
+ | |technology=CMOS | ||
+ | |word size=64 bit | ||
+ | |core count=8 | ||
+ | |thread count=8 | ||
+ | |max memory=256 GiB | ||
+ | |v core=0.9 V | ||
+ | |v io=1.8 V | ||
+ | |v io 2=2.5 V | ||
+ | |v io 3=3.3 V | ||
+ | |tdp=45 W | ||
+ | |tjunc min=0 °C | ||
+ | |tjunc max=90 °C | ||
+ | |successor=APM883208-X2 | ||
+ | |successor link=apm/x-gene/apm883208-x2 | ||
+ | }} | ||
'''APM883208-X1''' is a {{arch|64}} [[octa-core]] [[ARM]] server microprocessor designed by [[AppliedMicro]] and introduced in [[2012]]. Fabricated on [[TSMC]] [[40 nm process]] based on the {{apm|Storm|l=arch}} microarchitecture, this processor has eight custom [[ARMv8]] cores operating at up to 2.4 GHz and supporting up to 256 GiB of dual-channel DDR3-1866 memory. | '''APM883208-X1''' is a {{arch|64}} [[octa-core]] [[ARM]] server microprocessor designed by [[AppliedMicro]] and introduced in [[2012]]. Fabricated on [[TSMC]] [[40 nm process]] based on the {{apm|Storm|l=arch}} microarchitecture, this processor has eight custom [[ARMv8]] cores operating at up to 2.4 GHz and supporting up to 256 GiB of dual-channel DDR3-1866 memory. | ||
+ | |||
+ | == Cache == | ||
+ | {{main|apm/microarchitectures/storm#Memory_Hierarchy|l1=Storm § Cache}} | ||
+ | {{cache size | ||
+ | |l1 cache=512 KiB | ||
+ | |l1i cache=256 KiB | ||
+ | |l1i break=8x32 KiB | ||
+ | |l1i desc=8-way set associative | ||
+ | |l1d cache=256 KiB | ||
+ | |l1d break=8x32 KiB | ||
+ | |l1d desc=8-way set associative | ||
+ | |l1d policy=Write-through with write-combine | ||
+ | |l2 cache=1 MiB | ||
+ | |l2 break=4x256 KiB | ||
+ | |l3 cache=8 MiB | ||
+ | |l3 break=1x8 MiB | ||
+ | }} | ||
+ | |||
+ | == Memory controller == | ||
+ | {{memory controller | ||
+ | |type=DDR3-1866 | ||
+ | |ecc=Yes | ||
+ | |max mem=256 GiB | ||
+ | |controllers=1 | ||
+ | |channels=2 | ||
+ | |max bandwidth=27.82 GiB/s | ||
+ | |bandwidth schan=13.91 GiB/s | ||
+ | |bandwidth dchan=27.82 GiB/sP | ||
+ | }} | ||
+ | |||
+ | == Expansions == | ||
+ | {{expansions main | ||
+ | | | ||
+ | {{expansions entry | ||
+ | |type=PCIe | ||
+ | |pcie revision=3.0 | ||
+ | |pcie lanes=17 | ||
+ | |pcie config=1x16+x1 | ||
+ | |pcie config 2=2x8+x1 | ||
+ | }} | ||
+ | {{expansions entry | ||
+ | |type=USB | ||
+ | |usb revision=2.0 | ||
+ | |usb ports=2 | ||
+ | }} | ||
+ | {{expansions entry | ||
+ | |type=SATA | ||
+ | |sata revision=3.0 | ||
+ | |sata ports=6 | ||
+ | }} | ||
+ | }} | ||
+ | * 2x I2C | ||
+ | * 4x UARTs | ||
+ | * GPIOs | ||
+ | * 2x SPI | ||
+ | * 2x SDIO 3.0 | ||
+ | * JTAG / Trace | ||
+ | |||
+ | === Network === | ||
+ | {{network | ||
+ | |mii opts=Yes | ||
+ | |rgmii=Yes | ||
+ | |rgmii ports=4 | ||
+ | |sgmii=Yes | ||
+ | |sgmii ports=1 | ||
+ | }} | ||
+ | |||
+ | * Note: some ports are muxed | ||
+ | |||
+ | == Block diagram == | ||
+ | :[[File:208-x1-block.png|800px]] | ||
+ | |||
+ | == Documents == | ||
+ | * [[:File:208-X1_PB.pdf|Product Brief]] | ||
+ | * Eval kits | ||
+ | ** [[:File:208-x1-pro-1-x-gene-x-c1-evaluation-kit-product-brief.pdf|APM883208-X1 X-Gene X-C1 Evaluation Kit]] | ||
+ | ** [[:File:208-x-gene-x-c1-evaluation-kit-product-brief1.pdf|APM883208-X1 X-Gene X-C1 Evaluation Kit]] | ||
+ | ** [[:File:208-x1-pru-1-x-gene-x-c1-evaluation-kit-product-brief.pdf|APM883208-X1 X-Gene X-C1 Evaluation Kit]] |
Latest revision as of 01:10, 26 September 2018
Edit Values | |
APM883208-X1 | |
General Info | |
Designer | AppliedMicro |
Manufacturer | TSMC |
Model Number | APM883208-X1 |
Market | Server |
Introduction | October 28, 2011 (announced) 2012 (launched) |
General Specs | |
Family | X-Gene |
Series | X-Gene 1 |
Turbo Frequency | 2,400 MHz |
Microarchitecture | |
ISA | ARMv8 (ARM) |
Microarchitecture | Storm |
Core Name | Potenza |
Process | 40 nm |
Technology | CMOS |
Word Size | 64 bit |
Cores | 8 |
Threads | 8 |
Max Memory | 256 GiB |
Electrical | |
Vcore | 0.9 V |
VI/O | 1.8 V, 2.5 V, 3.3 V |
TDP | 45 W |
Tjunction | 0 °C – 90 °C |
Succession | |
APM883208-X1 is a 64-bit octa-core ARM server microprocessor designed by AppliedMicro and introduced in 2012. Fabricated on TSMC 40 nm process based on the Storm microarchitecture, this processor has eight custom ARMv8 cores operating at up to 2.4 GHz and supporting up to 256 GiB of dual-channel DDR3-1866 memory.
Cache[edit]
- Main article: Storm § Cache
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
Memory controller[edit]
Integrated Memory Controller
|
||||||||||||||
|
Expansions[edit]
Expansion Options |
|||||||||||
|
- 2x I2C
- 4x UARTs
- GPIOs
- 2x SPI
- 2x SDIO 3.0
- JTAG / Trace
Network[edit]
Networking
|
||||||
|
- Note: some ports are muxed
Block diagram[edit]
Documents[edit]
Facts about "X-Gene 1 APM883208-X1 - AppliedMicro"
core count | 8 + |
core name | Potenza + |
designer | AppliedMicro + |
family | X-Gene + |
first announced | October 28, 2011 + |
first launched | 2012 + |
full page name | apm/x-gene/apm883208-x1 + |
instance of | microprocessor + |
isa | ARMv8 + |
isa family | ARM + |
ldate | 2012 + |
manufacturer | TSMC + |
market segment | Server + |
max memory | 262,144 MiB (268,435,456 KiB, 274,877,906,944 B, 256 GiB, 0.25 TiB) + |
microarchitecture | Storm + |
model number | APM883208-X1 + |
name | APM883208-X1 + |
process | 40 nm (0.04 μm, 4.0e-5 mm) + |
series | X-Gene 1 + |
technology | CMOS + |
thread count | 8 + |
turbo frequency | 2,400 MHz (2.4 GHz, 2,400,000 kHz) + |
word size | 64 bit (8 octets, 16 nibbles) + |