From WikiChip
Difference between revisions of "intel/xeon d/d-1577"
< intel‎ | xeon d

m (Bot: moving all {{mpu}} to {{chip}})
(Features)
 
(8 intermediate revisions by the same user not shown)
Line 1: Line 1:
 
{{intel title|Xeon D-1577}}
 
{{intel title|Xeon D-1577}}
 
{{chip
 
{{chip
| name               = Intel Xeon D-1577
+
|name=Xeon D-1577
| image               =  
+
|image=broadwell de (front).png
| image size          =
+
|back image=broadwell de (back).png
| no image            = Yes
+
|designer=Intel
| caption            =  
+
|manufacturer=Intel
| designer           = Intel
+
|model number=D-1577
| manufacturer       = Intel
+
|part number=GG8067402570503
| model number       = D-1577
+
|s-spec=SR2M2
| part number         = GG8067402570503
+
|market=Server
| market             = Server
+
|market 2=Embedded
| market 2           = Embedded
+
|first announced=February 24, 2016
| first announced     = February 24, 2016
+
|first launched=February 24, 2016
| first launched     = February 24, 2016
+
|release price (tray)=$1,176.00
| last order          =  
+
|family=Xeon D
| last shipment      =
+
|series=D-1500
 
+
|locked=Yes
| family             = Xeon D
+
|frequency=1,300 MHz
| series             = D-1500
+
|turbo frequency1=2,100 MHz
| locked             = Yes
+
|bus type=DMI 2.0
| frequency           = 1300 MHz
+
|clock multiplier=13
| turbo frequency    = Yes
+
|isa=x86-64
| turbo frequency1   = 2100 MHz
+
|isa family=x86
| turbo frequency2    =
+
|microarch=Broadwell
| turbo frequency3    =
+
|platform=Grangeville
| turbo frequency4    =
+
|core name=Broadwell DE
| bus type           = DMI 2.0
+
|core family=6
| bus speed          =
+
|core model=6
| clock multiplier   = 13
+
|core stepping=Y0
| s-spec              = SR2M2
+
|process=14 nm
| s-spec qs          =
+
|transistors=4,700,000,000
| s-spec es          =
+
|technology=CMOS
| cpuid              =
+
|die area=306.18 mm²
 
+
|word size=64 bit
| isa family         = x86
+
|core count=16
| isa                = x86-64
+
|thread count=32
| microarch           = Broadwell
+
|max cpus=1
| platform           = Grangeville
+
|max memory=128 GiB
| core name           = Broadwell DE
+
|tdp=45 W
| core stepping       = Y0
+
|temp min=0 °C
| process             = 14 nm
+
|temp max=108 °C
| transistors         =  
+
|package name 1=intel,fcbga_1667
| technology         = CMOS
+
}}
| die size            =  
+
'''Xeon D-1577''' is a {{arch|64}} [[hexadeca-core]] [[x86]] microserver SoC introduced by [[Intel]] in early [[2016]]. The D-1577 is based on the {{intel|Broadwell|l=arch}} microarchitecture and is fabricated on their [[14 nm process]]. It operates at 1.3 GHz with a TDP of 45 W and a {{intel|turbo boost|turbo frequency}} of 2.1 GHz. This processor supports up to 128 GiB of dual-channel DDR4-2400 memory.
| word size           = 64 bit
 
| core count         = 16
 
| thread count       = 32
 
| max cpus           = 1
 
| max memory         = 128 GiB
 
 
 
  
| sdp                =
 
| tdp                = 45 W
 
| ctdp down          =
 
| ctdp down frequency =
 
| ctdp up            =
 
| temp max            = 108 °C
 
| temp min            = 0 °C
 
 
| packaging          = Yes
 
| package            = FCBGA1667
 
| package type        = FCBGA
 
| package pitch      = 0.7 mm
 
| package size        = 37.5 mm x 37.5 mm x 3.557 mm
 
| socket              = BGA1667
 
| socket type        = BGA
 
}}
 
The '''{{intel|Xeon D}}-1577''' is a {{arch|64}} hexadeca-core [[x86-64]] microserver SoC that was introduced by [[Intel]] in February of 2016. The D-1577 operates at 1.3 GHz with a turbo frequency of 2.1 GHz. This chip, which is based on the [[intel/microarchitectures/broadwell|Broadwell]] [[microarchitecture]] and manufactured in [[14 nm process]], has a TDP of 45 W and can support up to 128 GB of RAM (DDR3L/DDR4).
 
  
 
== Cache ==
 
== Cache ==
{{main|intel/microarchitectures/broadwell#Memory_Hierarchy|l1=Broadwell § Cache}}
+
{{main|intel/microarchitectures/broadwell (server)#Memory_Hierarchy|l1=Broadwell § Cache}}
{{cache info
+
{{cache size
 +
|l1 cache=1 MiB
 
|l1i cache=512 KiB
 
|l1i cache=512 KiB
 
|l1i break=16x32 KiB
 
|l1i break=16x32 KiB
 
|l1i desc=8-way set associative
 
|l1i desc=8-way set associative
|l1i extra=(per core)
 
 
|l1d cache=512 KiB
 
|l1d cache=512 KiB
 
|l1d break=16x32 KiB
 
|l1d break=16x32 KiB
 
|l1d desc=8-way set associative
 
|l1d desc=8-way set associative
|l1d extra=(per core)
+
|l1d policy=write-back
 
|l2 cache=4 MiB
 
|l2 cache=4 MiB
 
|l2 break=16x256 KiB
 
|l2 break=16x256 KiB
 
|l2 desc=8-way set associative
 
|l2 desc=8-way set associative
|l2 extra=(per core)
+
|l2 policy=write-back
 
|l3 cache=24 MiB
 
|l3 cache=24 MiB
 
|l3 break=16x1.5 MiB
 
|l3 break=16x1.5 MiB
|l3 extra=(per core)
+
|l3 desc=16-way set associative
 +
|l3 policy=write-back
 
}}
 
}}
  
Line 93: Line 71:
  
 
== Memory controller ==
 
== Memory controller ==
{{integrated memory controller
+
{{memory controller
| type               = DDR3L-1333
+
|type=DDR4-2400
| type 2            = DDR3L-1600
+
|ecc=Yes
| type 3            = DDR4-1600
+
|max mem=128 GiB
| type 4            = DDR4-1867
+
|controllers=1
| type 5            = DDR4-2133
+
|channels=2
| controllers       = 1
+
|max bandwidth=35.76 GiB/s
| channels           = 2
+
|bandwidth schan=17.88 GiB/s
| ecc support        = Yes
+
|bandwidth dchan=35.76 GiB/s
| max bandwidth     =  
 
| bandwidth schan   =  
 
| bandwidth dchan   =
 
| max memory        = 128 GiB
 
 
}}
 
}}
  
 
== Expansions ==
 
== Expansions ==
{{expansions
+
{{expansions main
| pcie revision      = 2.0
+
|
| pcie revision 2    = 3.0
+
{{expansions entry
| pcie lanes         = 8
+
|type=PCIe
| pcie lanes 2       = 32
+
|pcie revision=3.0
| pcie config       = x4
+
|pcie lanes=24
| pcie config 1      = x8
+
|pcie config=x16
| pcie config 2     = x16
+
|pcie config 2=x8
| usb revision       = 2.0
+
|pcie config 3=x4
| usb revision 2     = 3.0
+
}}
| usb ports         = 8
+
{{expansions entry
| sata ports        = 6
+
|type=PCIe
| integrated lan    = Yes
+
|pcie revision=2.0
| uart              = Yes
+
|pcie lanes=8
 +
|pcie config=x8
 +
|pcie config 2=x4
 +
}}
 +
{{expansions entry
 +
|type=USB
 +
|usb revision=3.0
 +
|usb ports=4
 +
}}
 +
{{expansions entry
 +
|type=USB
 +
|usb revision=2.0
 +
|usb ports=4
 +
}}
 +
{{expansions entry
 +
|type=SATA
 +
|sata revision=3
 +
|sata ports=6
 +
}}
 
}}
 
}}
  
 
== Networking ==
 
== Networking ==
{{soc networking
+
{{network
| SFI interface    = Yes
+
|eth opts=Yes
| KR interface      = Yes
+
|10ge=Yes
| KR4 interface    = No
+
|10ge ports=2
| KX interface      = Yes
 
| KX4 interface    = No
 
| 10Base-T          = No
 
| 100Base-T        = No
 
| 1000Base-T        = Yes
 
| 10GBase-T        = Yes
 
 
}}
 
}}
  
 
== Features ==
 
== Features ==
 
{{x86 features
 
{{x86 features
| em64t      = Yes
+
|real=Yes
| nx          = Yes
+
|protected=Yes
| txt        = Yes
+
|smm=Yes
| tsx        = Yes
+
|fpu=Yes
| ht          = Yes
+
|x8616=Yes
| tbt2        = Yes
+
|x8632=Yes
| bpt        =  
+
|x8664=Yes
| vt-x        = Yes
+
|nx=Yes
| vt-d        = Yes
+
|mmx=Yes
| mmx        = Yes
+
|emmx=Yes
| sse         = Yes
+
|sse=Yes
| sse2       = Yes
+
|sse2=Yes
| sse3       = Yes
+
|sse3=Yes
| ssse3       = Yes
+
|ssse3=Yes
| sse4        = Yes
+
|sse41=Yes
| sse4.1      = Yes
+
|sse42=Yes
| sse4.2      = Yes
+
|sse4a=No
| aes         = Yes
+
|avx=Yes
| avx        = Yes
+
|avx2=Yes
| avx2        = Yes
+
|avx512f=No
| bmi        = Yes
+
|avx512cd=No
| bmi1        = Yes
+
|avx512er=No
| bmi2        = Yes
+
|avx512pf=No
| f16c        = Yes
+
|avx512bw=No
| fma3        = Yes
+
|avx512dq=No
| sgx         =  
+
|avx512vl=No
| eist        = Yes
+
|avx512ifma=No
| secure key = Yes
+
|avx512vbmi=No
| os guard   = Yes
+
|avx5124fmaps=No
 +
|avx512vnni=No
 +
|avx5124vnniw=No
 +
|avx512vpopcntdq=No
 +
|abm=Yes
 +
|tbm=No
 +
|bmi1=Yes
 +
|bmi2=Yes
 +
|fma3=Yes
 +
|fma4=No
 +
|aes=Yes
 +
|rdrand=Yes
 +
|sha=No
 +
|xop=No
 +
|adx=Yes
 +
|clmul=Yes
 +
|f16c=Yes
 +
|bfloat16=No
 +
|tbt1=No
 +
|tbt2=Yes
 +
|tbmt3=No
 +
|bpt=No
 +
|eist=Yes
 +
|sst=No
 +
|flex=No
 +
|fastmem=No
 +
|ivmd=No
 +
|intelnodecontroller=No
 +
|intelnode=No
 +
|kpt=No
 +
|ptt=No
 +
|intelrunsure=No
 +
|mbe=No
 +
|isrt=No
 +
|sba=No
 +
|mwt=No
 +
|sipp=No
 +
|att=No
 +
|ipt=No
 +
|tsx=Yes
 +
|txt=Yes
 +
|ht=Yes
 +
|vpro=No
 +
|vtx=Yes
 +
|vtd=Yes
 +
|ept=Yes
 +
|mpx=No
 +
|sgx=No
 +
|securekey=Yes
 +
|osguard=Yes
 +
|intqat=No
 +
|dlboost=No
 +
|3dnow=No
 +
|e3dnow=No
 +
|smartmp=No
 +
|powernow=No
 +
|amdvi=No
 +
|amdv=No
 +
|amdsme=No
 +
|amdtsme=No
 +
|amdsev=No
 +
|rvi=No
 +
|smt=No
 +
|sensemi=No
 +
|xfr=No
 +
|xfr2=No
 +
|mxfr=No
 +
|amdpb=No
 +
|amdpb2=No
 +
|amdpbod=No
 +
|em64t=Yes
 +
|vt-x=Yes
 +
|vt-d=Yes
 +
|sse4=Yes
 +
|sse4_1=Yes
 +
|sse4_2=Yes
 +
|bmi=Yes
 +
|secure key=Yes
 +
|os guard=Yes
 
}}
 
}}

Latest revision as of 01:16, 1 April 2019

Edit Values
Xeon D-1577
broadwell de (front).png
General Info
DesignerIntel
ManufacturerIntel
Model NumberD-1577
Part NumberGG8067402570503
S-SpecSR2M2
MarketServer, Embedded
IntroductionFebruary 24, 2016 (announced)
February 24, 2016 (launched)
Release Price$1,176.00 (tray)
ShopAmazon
General Specs
FamilyXeon D
SeriesD-1500
LockedYes
Frequency1,300 MHz
Turbo Frequency2,100 MHz (1 core)
Bus typeDMI 2.0
Clock multiplier13
Microarchitecture
ISAx86-64 (x86)
MicroarchitectureBroadwell
PlatformGrangeville
Core NameBroadwell DE
Core Family6
Core Model6
Core SteppingY0
Process14 nm
Transistors4,700,000,000
TechnologyCMOS
Die306.18 mm²
Word Size64 bit
Cores16
Threads32
Max Memory128 GiB
Multiprocessing
Max SMP1-Way (Uniprocessor)
Electrical
TDP45 W
OP Temperature0 °C – 108 °C
Packaging
PackageFCBGA-1667 (FCBGA)
Dimension37.5 mm × 37.5 mm × 3.557 mm
Pitch0.7 mm
Contacts1667
broadwell de (back).png

Xeon D-1577 is a 64-bit hexadeca-core x86 microserver SoC introduced by Intel in early 2016. The D-1577 is based on the Broadwell microarchitecture and is fabricated on their 14 nm process. It operates at 1.3 GHz with a TDP of 45 W and a turbo frequency of 2.1 GHz. This processor supports up to 128 GiB of dual-channel DDR4-2400 memory.


Cache[edit]

Main article: Broadwell § Cache

[Edit/Modify Cache Info]

hierarchy icon.svg
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory.

The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC.

Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies.

Note: All units are in kibibytes and mebibytes.
L1$1 MiB
1,024 KiB
1,048,576 B
L1I$512 KiB
524,288 B
0.5 MiB
16x32 KiB8-way set associative 
L1D$512 KiB
524,288 B
0.5 MiB
16x32 KiB8-way set associativewrite-back

L2$4 MiB
4,096 KiB
4,194,304 B
0.00391 GiB
  16x256 KiB8-way set associativewrite-back

L3$24 MiB
24,576 KiB
25,165,824 B
0.0234 GiB
  16x1.5 MiB16-way set associativewrite-back

Graphics[edit]

This SoC has no integrated graphics processing unit.

Memory controller[edit]

[Edit/Modify Memory Info]

ram icons.svg
Integrated Memory Controller
Max TypeDDR4-2400
Supports ECCYes
Max Mem128 GiB
Controllers1
Channels2
Max Bandwidth35.76 GiB/s
36,618.24 MiB/s
38.397 GB/s
38,397.008 MB/s
0.0349 TiB/s
0.0384 TB/s
Bandwidth
Single 17.88 GiB/s
Double 35.76 GiB/s

Expansions[edit]

[Edit/Modify Expansions Info]

ide icon.svg
Expansion Options
PCIeRevision: 3.0
Max Lanes: 24
Configuration: x16, x8, x4
PCIeRevision: 2.0
Max Lanes: 8
Configuration: x8, x4
USBRevision: 3.0
Max Ports: 4
USBRevision: 2.0
Max Ports: 4
SATARevision: 3
Max Ports: 6


Networking[edit]

[Edit/Modify Network Info]

ethernet plug icon.svg
Networking
Ethernet
10GbEYes (Ports: 2)

Features[edit]

[Edit/Modify Supported Features]

Cog-icon-grey.svg
Supported x86 Extensions & Processor Features
MMXMMX Extension
EMMXExtended MMX Extension
SSEStreaming SIMD Extensions
SSE2Streaming SIMD Extensions 2
SSE3Streaming SIMD Extensions 3
SSSE3Supplemental SSE3
SSE4.1Streaming SIMD Extensions 4.1
SSE4.2Streaming SIMD Extensions 4.2
AVXAdvanced Vector Extensions
AVX2Advanced Vector Extensions 2
ABMAdvanced Bit Manipulation
BMI1Bit Manipulation Instruction Set 1
BMI2Bit Manipulation Instruction Set 2
FMA33-Operand Fused-Multiply-Add
AESAES Encryption Instructions
RdRandHardware RNG
ADXMulti-Precision Add-Carry
CLMULCarry-less Multiplication Extension
F16C16-bit Floating Point Conversion
x86-1616-bit x86
x86-3232-bit x86
x86-6464-bit x86
RealReal Mode
ProtectedProtected Mode
SMMSystem Management Mode
FPUIntegrated x87 FPU
NXNo-eXecute
HTHyper-Threading
TBT 2.0Turbo Boost Technology 2.0
EISTEnhanced SpeedStep Technology
TXTTrusted Execution Technology (SMX)
VT-xVT-x (Virtualization)
VT-dVT-d (I/O MMU virtualization)
EPTExtended Page Tables (SLAT)
TSXTransactional Synchronization Extensions
Secure KeySecure Key Technology
SMEPOS Guard Technology
Facts about "Xeon D-1577 - Intel"
Has subobject
"Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki.
Xeon D-1577 - Intel#pcie +
back imageFile:broadwell de (back).png +
base frequency1,300 MHz (1.3 GHz, 1,300,000 kHz) +
bus typeDMI 2.0 +
clock multiplier13 +
core count16 +
core family6 +
core model6 +
core nameBroadwell DE +
core steppingY0 +
designerIntel +
die area306.18 mm² (0.475 in², 3.062 cm², 306,180,000 µm²) +
familyXeon D +
first announcedFebruary 24, 2016 +
first launchedFebruary 24, 2016 +
full page nameintel/xeon d/d-1577 +
has advanced vector extensionstrue +
has advanced vector extensions 2true +
has ecc memory supporttrue +
has extended page tables supporttrue +
has featureAdvanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Encryption Standard Instruction Set Extension +, Hyper-Threading Technology +, Turbo Boost Technology 2.0 +, Enhanced SpeedStep Technology +, Trusted Execution Technology +, Intel VT-x +, Intel VT-d +, Extended Page Tables +, Transactional Synchronization Extensions +, Secure Key Technology + and OS Guard +
has intel enhanced speedstep technologytrue +
has intel secure key technologytrue +
has intel supervisor mode execution protectiontrue +
has intel trusted execution technologytrue +
has intel turbo boost technology 2 0true +
has intel vt-d technologytrue +
has intel vt-x technologytrue +
has locked clock multipliertrue +
has second level address translation supporttrue +
has simultaneous multithreadingtrue +
has transactional synchronization extensionstrue +
has x86 advanced encryption standard instruction set extensiontrue +
instance ofmicroprocessor +
isax86-64 +
isa familyx86 +
l1$ size1,024 KiB (1,048,576 B, 1 MiB) +
l1d$ description8-way set associative +
l1d$ size512 KiB (524,288 B, 0.5 MiB) +
l1i$ description8-way set associative +
l1i$ size512 KiB (524,288 B, 0.5 MiB) +
l2$ description8-way set associative +
l2$ size4 MiB (4,096 KiB, 4,194,304 B, 0.00391 GiB) +
l3$ description16-way set associative +
l3$ size24 MiB (24,576 KiB, 25,165,824 B, 0.0234 GiB) +
ldateFebruary 24, 2016 +
main imageFile:broadwell de (front).png +
manufacturerIntel +
market segmentServer + and Embedded +
max cpu count1 +
max memory131,072 MiB (134,217,728 KiB, 137,438,953,472 B, 128 GiB, 0.125 TiB) +
max memory bandwidth35.76 GiB/s (36,618.24 MiB/s, 38.397 GB/s, 38,397.008 MB/s, 0.0349 TiB/s, 0.0384 TB/s) +
max memory channels2 +
max operating temperature108 °C +
max sata ports6 +
max usb ports4 +
microarchitectureBroadwell +
min operating temperature0 °C +
model numberD-1577 +
nameXeon D-1577 +
packageFCBGA-1667 +
part numberGG8067402570503 +
platformGrangeville +
process14 nm (0.014 μm, 1.4e-5 mm) +
release price$ 1,176.00 (€ 1,058.40, £ 952.56, ¥ 121,516.08) +
release price (tray)$ 1,176.00 (€ 1,058.40, £ 952.56, ¥ 121,516.08) +
s-specSR2M2 +
seriesD-1500 +
smp max ways1 +
supported memory typeDDR4-2400 +
tdp45 W (45,000 mW, 0.0603 hp, 0.045 kW) +
technologyCMOS +
thread count32 +
transistor count4,700,000,000 +
turbo frequency (1 core)2,100 MHz (2.1 GHz, 2,100,000 kHz) +
word size64 bit (8 octets, 16 nibbles) +