From WikiChip
Difference between revisions of "intel/xeon gold/6138t"
| (18 intermediate revisions by 3 users not shown) | |||
| Line 1: | Line 1: | ||
{{intel title|Xeon Gold 6138T}} | {{intel title|Xeon Gold 6138T}} | ||
| − | {{ | + | {{chip |
| − | |||
|name=Xeon Gold 6138T | |name=Xeon Gold 6138T | ||
| − | |||
|image=skylake sp (basic).png | |image=skylake sp (basic).png | ||
|designer=Intel | |designer=Intel | ||
| Line 10: | Line 8: | ||
|part number=CD8067303592900 | |part number=CD8067303592900 | ||
|s-spec=SR3J7 | |s-spec=SR3J7 | ||
| + | |s-spec qs=QMS9 | ||
|market=Server | |market=Server | ||
|first announced=April 25, 2017 | |first announced=April 25, 2017 | ||
| Line 15: | Line 14: | ||
|release price=$2742.00 | |release price=$2742.00 | ||
|family=Xeon Gold | |family=Xeon Gold | ||
| − | |series= | + | |series=6100 |
|locked=Yes | |locked=Yes | ||
|frequency=2,000 MHz | |frequency=2,000 MHz | ||
|turbo frequency1=3,700 MHz | |turbo frequency1=3,700 MHz | ||
|clock multiplier=20 | |clock multiplier=20 | ||
| + | |cpuid=0x50654 | ||
|isa=x86-64 | |isa=x86-64 | ||
|isa family=x86 | |isa family=x86 | ||
| − | |microarch=Skylake | + | |microarch=Skylake (server) |
|platform=Purley | |platform=Purley | ||
|chipset=Lewisburg | |chipset=Lewisburg | ||
| Line 33: | Line 33: | ||
|core count=20 | |core count=20 | ||
|thread count=40 | |thread count=40 | ||
| + | |max memory=768 GiB | ||
|max cpus=4 | |max cpus=4 | ||
| − | | | + | |smp interconnect=UPI |
| + | |smp interconnect links=3 | ||
| + | |smp interconnect rate=10.4 GT/s | ||
|tdp=125 W | |tdp=125 W | ||
|tcase min=0 °C | |tcase min=0 °C | ||
| − | |tcase max= | + | |tcase max=79 °C |
| − | |package | + | |package name 1=intel,fclga_3647 |
| + | |successor=Xeon Gold 6238T | ||
| + | |successor link=intel/xeon_gold/6238t | ||
}} | }} | ||
| − | '''Xeon Gold 6138T''' is a {{arch|64}} [[ | + | '''Xeon Gold 6138T''' is a {{arch|64}} [[20-core]] [[x86]] multi-socket high performance server microprocessor introduced by [[Intel]] in mid-2017. This chip supports up to 4-way multiprocessing. The Gold 6138T, which is based on the server configuration of the {{intel|Skylake (server)|Skylake|l=arch}} microarchitecture and is manufactured on a [[14 nm process|14 nm+ process]], sports 2 {{x86|AVX-512}} [[FMA]] units as well as three {{intel|Ultra Path Interconnect}} links. This microprocessor, which operates at 2 GHz with a TDP of 125 W and a {{intel|turbo boost}} frequency of up to 3.7 GHz, supports up 768 GiB of hexa-channel DDR4-2666 ECC memory. |
| − | + | This specific model (''T'') has 10 years extended life guarantees designed to be [[NEBS]]-friendly for use in [[NEBS]]-complaint applications. | |
| − | |||
== Cache == | == Cache == | ||
| − | {{main|intel/microarchitectures/ | + | {{main|intel/microarchitectures/skylake_(server)#Memory_Hierarchy|l1=Skylake § Cache}} |
{{cache size | {{cache size | ||
|l1 cache=1.25 MiB | |l1 cache=1.25 MiB | ||
| Line 70: | Line 74: | ||
|type=DDR4-2666 | |type=DDR4-2666 | ||
|ecc=Yes | |ecc=Yes | ||
| − | |max mem= | + | |max mem=768 GiB |
| − | |controllers= | + | |controllers=2 |
|channels=6 | |channels=6 | ||
|max bandwidth=119.21 GiB/s | |max bandwidth=119.21 GiB/s | ||
| − | |bandwidth schan=19. | + | |bandwidth schan=19.87 GiB/s |
| − | |bandwidth dchan=39. | + | |bandwidth dchan=39.74 GiB/s |
|bandwidth qchan=79.47 GiB/s | |bandwidth qchan=79.47 GiB/s | ||
|bandwidth hchan=119.21 GiB/s | |bandwidth hchan=119.21 GiB/s | ||
| + | }} | ||
| + | |||
| + | == Expansions == | ||
| + | {{expansions | ||
| + | | pcie revision = 3.0 | ||
| + | | pcie lanes = 48 | ||
| + | | pcie config = x16 | ||
| + | | pcie config 2 = x8 | ||
| + | | pcie config 3 = x4 | ||
}} | }} | ||
| Line 101: | Line 114: | ||
|avx=Yes | |avx=Yes | ||
|avx2=Yes | |avx2=Yes | ||
| − | + | |avx512f=Yes | |
| + | |avx512cd=Yes | ||
| + | |avx512er=No | ||
| + | |avx512pf=No | ||
| + | |avx512bw=Yes | ||
| + | |avx512dq=Yes | ||
| + | |avx512vl=Yes | ||
| + | |avx512ifma=No | ||
| + | |avx512vbmi=No | ||
| + | |avx5124fmaps=No | ||
| + | |avx5124vnniw=No | ||
| + | |avx512vpopcntdq=No | ||
|abm=Yes | |abm=Yes | ||
|tbm=No | |tbm=No | ||
| Line 116: | Line 140: | ||
|f16c=Yes | |f16c=Yes | ||
|tbt1=No | |tbt1=No | ||
| − | |tbt2= | + | |tbt2=Yes |
|tbmt3=No | |tbmt3=No | ||
|bpt=No | |bpt=No | ||
|eist=Yes | |eist=Yes | ||
| − | |sst= | + | |sst=Yes |
|flex=No | |flex=No | ||
|fastmem=No | |fastmem=No | ||
| + | |ivmd=Yes | ||
| + | |intelnodecontroller=Yes | ||
| + | |intelnode=Yes | ||
| + | |kpt=Yes | ||
| + | |ptt=Yes | ||
| + | |intelrunsure=Yes | ||
| + | |mbe=Yes | ||
|isrt=No | |isrt=No | ||
|sba=No | |sba=No | ||
| Line 130: | Line 161: | ||
|ipt=No | |ipt=No | ||
|tsx=Yes | |tsx=Yes | ||
| − | |txt= | + | |txt=Yes |
|ht=Yes | |ht=Yes | ||
|vpro=Yes | |vpro=Yes | ||
| Line 136: | Line 167: | ||
|vtd=Yes | |vtd=Yes | ||
|ept=Yes | |ept=Yes | ||
| − | |mpx= | + | |mpx=No |
|sgx=No | |sgx=No | ||
|securekey=No | |securekey=No | ||
| − | |osguard= | + | |osguard=No |
|3dnow=No | |3dnow=No | ||
|e3dnow=No | |e3dnow=No | ||
| Line 146: | Line 177: | ||
|amdvi=No | |amdvi=No | ||
|amdv=No | |amdv=No | ||
| + | |amdsme=No | ||
| + | |amdtsme=No | ||
| + | |amdsev=No | ||
|rvi=No | |rvi=No | ||
|smt=No | |smt=No | ||
| Line 151: | Line 185: | ||
|xfr=No | |xfr=No | ||
}} | }} | ||
| + | |||
| + | == Frequencies == | ||
| + | {{see also|intel/frequency_behavior|l1=Intel's CPU Frequency Behavior}} | ||
| + | {{frequency table | ||
| + | |freq_base=2,000 MHz | ||
| + | |freq_1=3,700 MHz | ||
| + | |freq_2=3,700 MHz | ||
| + | |freq_3=3,500 MHz | ||
| + | |freq_4=3,500 MHz | ||
| + | |freq_5=3,400 MHz | ||
| + | |freq_6=3,400 MHz | ||
| + | |freq_7=3,400 MHz | ||
| + | |freq_8=3,400 MHz | ||
| + | |freq_9=3,200 MHz | ||
| + | |freq_10=3,200 MHz | ||
| + | |freq_11=3,200 MHz | ||
| + | |freq_12=3,200 MHz | ||
| + | |freq_13=2,900 MHz | ||
| + | |freq_14=2,900 MHz | ||
| + | |freq_15=2,900 MHz | ||
| + | |freq_16=2,900 MHz | ||
| + | |freq_17=2,700 MHz | ||
| + | |freq_18=2,700 MHz | ||
| + | |freq_19=2,700 MHz | ||
| + | |freq_20=2,700 MHz | ||
| + | |freq_avx2_base=1,500 MHz | ||
| + | |freq_avx2_1=3,600 MHz | ||
| + | |freq_avx2_2=3,600 MHz | ||
| + | |freq_avx2_3=3,400 MHz | ||
| + | |freq_avx2_4=3,400 MHz | ||
| + | |freq_avx2_5=3,100 MHz | ||
| + | |freq_avx2_6=3,100 MHz | ||
| + | |freq_avx2_7=3,100 MHz | ||
| + | |freq_avx2_8=3,100 MHz | ||
| + | |freq_avx2_9=2,600 MHz | ||
| + | |freq_avx2_10=2,600 MHz | ||
| + | |freq_avx2_11=2,600 MHz | ||
| + | |freq_avx2_12=2,600 MHz | ||
| + | |freq_avx2_13=2,300 MHz | ||
| + | |freq_avx2_14=2,300 MHz | ||
| + | |freq_avx2_15=2,300 MHz | ||
| + | |freq_avx2_16=2,300 MHz | ||
| + | |freq_avx2_17=2,200 MHz | ||
| + | |freq_avx2_18=2,200 MHz | ||
| + | |freq_avx2_19=2,200 MHz | ||
| + | |freq_avx2_20=2,200 MHz | ||
| + | |freq_avx512_base=1,200 MHz | ||
| + | |freq_avx512_1=3,500 MHz | ||
| + | |freq_avx512_2=3,500 MHz | ||
| + | |freq_avx512_3=3,200 MHz | ||
| + | |freq_avx512_4=3,200 MHz | ||
| + | |freq_avx512_5=2,500 MHz | ||
| + | |freq_avx512_6=2,500 MHz | ||
| + | |freq_avx512_7=2,500 MHz | ||
| + | |freq_avx512_8=2,500 MHz | ||
| + | |freq_avx512_9=2,100 MHz | ||
| + | |freq_avx512_10=2,100 MHz | ||
| + | |freq_avx512_11=2,100 MHz | ||
| + | |freq_avx512_12=2,100 MHz | ||
| + | |freq_avx512_13=1,900 MHz | ||
| + | |freq_avx512_14=1,900 MHz | ||
| + | |freq_avx512_15=1,900 MHz | ||
| + | |freq_avx512_16=1,900 MHz | ||
| + | |freq_avx512_17=1,800 MHz | ||
| + | |freq_avx512_18=1,800 MHz | ||
| + | |freq_avx512_19=1,800 MHz | ||
| + | |freq_avx512_20=1,800 MHz | ||
| + | }} | ||
| + | |||
| + | [[Category:microprocessor models by intel based on skylake extreme core count die]] | ||
Latest revision as of 00:45, 29 December 2019
| Edit Values | |
| Xeon Gold 6138T | |
| General Info | |
| Designer | Intel |
| Manufacturer | Intel |
| Model Number | 6138T |
| Part Number | CD8067303592900 |
| S-Spec | SR3J7 QMS9 (QS) |
| Market | Server |
| Introduction | April 25, 2017 (announced) July 11, 2017 (launched) |
| Release Price | $2742.00 |
| Shop | Amazon |
| General Specs | |
| Family | Xeon Gold |
| Series | 6100 |
| Locked | Yes |
| Frequency | 2,000 MHz |
| Turbo Frequency | 3,700 MHz (1 core) |
| Clock multiplier | 20 |
| CPUID | 0x50654 |
| Microarchitecture | |
| ISA | x86-64 (x86) |
| Microarchitecture | Skylake (server) |
| Platform | Purley |
| Chipset | Lewisburg |
| Core Name | Skylake SP |
| Core Family | 6 |
| Core Stepping | H0 |
| Process | 14 nm |
| Technology | CMOS |
| Word Size | 64 bit |
| Cores | 20 |
| Threads | 40 |
| Max Memory | 768 GiB |
| Multiprocessing | |
| Max SMP | 4-Way (Multiprocessor) |
| Interconnect | UPI |
| Interconnect Links | 3 |
| Interconnect Rate | 10.4 GT/s |
| Electrical | |
| TDP | 125 W |
| Tcase | 0 °C – 79 °C |
| Packaging | |
| Package | FCLGA-3647 (FCLGA) |
| Dimension | 76.16 mm × 56.6 mm |
| Pitch | 0.8585 mm × 0.9906 mm |
| Contacts | 3647 |
| Socket | Socket P, LGA-3647 |
| Succession | |
Xeon Gold 6138T is a 64-bit 20-core x86 multi-socket high performance server microprocessor introduced by Intel in mid-2017. This chip supports up to 4-way multiprocessing. The Gold 6138T, which is based on the server configuration of the Skylake microarchitecture and is manufactured on a 14 nm+ process, sports 2 AVX-512 FMA units as well as three Ultra Path Interconnect links. This microprocessor, which operates at 2 GHz with a TDP of 125 W and a turbo boost frequency of up to 3.7 GHz, supports up 768 GiB of hexa-channel DDR4-2666 ECC memory.
This specific model (T) has 10 years extended life guarantees designed to be NEBS-friendly for use in NEBS-complaint applications.
Cache[edit]
- Main article: Skylake § Cache
|
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
|||||||||||||||||||||||||||||||||||||
Memory controller[edit]
|
Integrated Memory Controller
|
||||||||||||||
|
||||||||||||||
Expansions[edit]
|
Expansion Options
|
||||||||
|
||||||||
Features[edit]
[Edit/Modify Supported Features]
|
Supported x86 Extensions & Processor Features
|
||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
|
||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
Frequencies[edit]
- See also: Intel's CPU Frequency Behavior
| Mode | Base | Turbo Frequency/Active Cores | |||||||||||||||||||
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | ||
| Normal | 2,000 MHz | 3,700 MHz | 3,700 MHz | 3,500 MHz | 3,500 MHz | 3,400 MHz | 3,400 MHz | 3,400 MHz | 3,400 MHz | 3,200 MHz | 3,200 MHz | 3,200 MHz | 3,200 MHz | 2,900 MHz | 2,900 MHz | 2,900 MHz | 2,900 MHz | 2,700 MHz | 2,700 MHz | 2,700 MHz | 2,700 MHz |
| AVX2 | 1,500 MHz | 3,600 MHz | 3,600 MHz | 3,400 MHz | 3,400 MHz | 3,100 MHz | 3,100 MHz | 3,100 MHz | 3,100 MHz | 2,600 MHz | 2,600 MHz | 2,600 MHz | 2,600 MHz | 2,300 MHz | 2,300 MHz | 2,300 MHz | 2,300 MHz | 2,200 MHz | 2,200 MHz | 2,200 MHz | 2,200 MHz |
| AVX512 | 1,200 MHz | 3,500 MHz | 3,500 MHz | 3,200 MHz | 3,200 MHz | 2,500 MHz | 2,500 MHz | 2,500 MHz | 2,500 MHz | 2,100 MHz | 2,100 MHz | 2,100 MHz | 2,100 MHz | 1,900 MHz | 1,900 MHz | 1,900 MHz | 1,900 MHz | 1,800 MHz | 1,800 MHz | 1,800 MHz | 1,800 MHz |
Facts about "Xeon Gold 6138T - Intel"
| Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki. | Xeon Gold 6138T - Intel#io + |
| base frequency | 2,000 MHz (2 GHz, 2,000,000 kHz) + |
| chipset | Lewisburg + |
| clock multiplier | 20 + |
| core count | 20 + |
| core family | 6 + |
| core name | Skylake SP + |
| core stepping | H0 + |
| cpuid | 0x50654 + |
| designer | Intel + |
| family | Xeon Gold + |
| first announced | April 25, 2017 + |
| first launched | July 11, 2017 + |
| full page name | intel/xeon gold/6138t + |
| has advanced vector extensions | true + |
| has advanced vector extensions 2 | true + |
| has advanced vector extensions 512 | true + |
| has ecc memory support | true + |
| has extended page tables support | true + |
| has feature | Advanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Vector Extensions 512 +, Advanced Encryption Standard Instruction Set Extension +, Hyper-Threading Technology +, Turbo Boost Technology 2.0 +, Enhanced SpeedStep Technology +, Speed Shift Technology +, Trusted Execution Technology +, Intel vPro Technology +, Intel VT-x +, Intel VT-d +, Extended Page Tables + and Transactional Synchronization Extensions + |
| has intel enhanced speedstep technology | true + |
| has intel speed shift technology | true + |
| has intel trusted execution technology | true + |
| has intel turbo boost technology 2 0 | true + |
| has intel vpro technology | true + |
| has intel vt-d technology | true + |
| has intel vt-x technology | true + |
| has locked clock multiplier | true + |
| has second level address translation support | true + |
| has simultaneous multithreading | true + |
| has transactional synchronization extensions | true + |
| has x86 advanced encryption standard instruction set extension | true + |
| instance of | microprocessor + |
| isa | x86-64 + |
| isa family | x86 + |
| l1$ size | 1,280 KiB (1,310,720 B, 1.25 MiB) + |
| l1d$ description | 8-way set associative + |
| l1d$ size | 640 KiB (655,360 B, 0.625 MiB) + |
| l1i$ description | 8-way set associative + |
| l1i$ size | 640 KiB (655,360 B, 0.625 MiB) + |
| l2$ description | 16-way set associative + |
| l2$ size | 20 MiB (20,480 KiB, 20,971,520 B, 0.0195 GiB) + |
| l3$ description | 11-way set associative + |
| l3$ size | 27.5 MiB (28,160 KiB, 28,835,840 B, 0.0269 GiB) + |
| ldate | July 11, 2017 + |
| main image | |
| manufacturer | Intel + |
| market segment | Server + |
| max case temperature | 352.15 K (79 °C, 174.2 °F, 633.87 °R) + |
| max cpu count | 4 + |
| max memory | 786,432 MiB (805,306,368 KiB, 824,633,720,832 B, 768 GiB, 0.75 TiB) + |
| max memory bandwidth | 119.21 GiB/s (122,071.04 MiB/s, 128.001 GB/s, 128,000.763 MB/s, 0.116 TiB/s, 0.128 TB/s) + |
| max memory channels | 6 + |
| max pcie lanes | 48 + |
| microarchitecture | Skylake (server) + |
| min case temperature | 273.15 K (0 °C, 32 °F, 491.67 °R) + |
| model number | 6138T + |
| name | Xeon Gold 6138T + |
| package | FCLGA-3647 + |
| part number | CD8067303592900 + |
| platform | Purley + |
| process | 14 nm (0.014 μm, 1.4e-5 mm) + |
| release price | $ 2,742.00 (€ 2,467.80, £ 2,221.02, ¥ 283,330.86) + |
| s-spec | SR3J7 + |
| s-spec (qs) | QMS9 + |
| series | 6100 + |
| smp interconnect | UPI + |
| smp interconnect links | 3 + |
| smp interconnect rate | 10.4 GT/s + |
| smp max ways | 4 + |
| socket | Socket P + and LGA-3647 + |
| supported memory type | DDR4-2666 + |
| tdp | 125 W (125,000 mW, 0.168 hp, 0.125 kW) + |
| technology | CMOS + |
| thread count | 40 + |
| turbo frequency (1 core) | 3,700 MHz (3.7 GHz, 3,700,000 kHz) + |
| word size | 64 bit (8 octets, 16 nibbles) + |