From WikiChip
Difference between revisions of "cavium/octeon plus/cn5830-600bg1521-nsp"
m (Bot: corrected param) |
m (Bot: moving all {{mpu}} to {{chip}}) |
||
| Line 1: | Line 1: | ||
{{cavium title|CN5830-600 NSP}} | {{cavium title|CN5830-600 NSP}} | ||
| − | {{ | + | {{chip |
| name = Cavium CN5830-600 NSP | | name = Cavium CN5830-600 NSP | ||
| no image = | | no image = | ||
Latest revision as of 16:12, 13 December 2017
| Edit Values | |||||||
| Cavium CN5830-600 NSP | |||||||
| General Info | |||||||
| Designer | Cavium | ||||||
| Manufacturer | TSMC | ||||||
| Model Number | CN5830-600 NSP | ||||||
| Part Number | CN5830-600BG1521-NSP | ||||||
| Market | Network | ||||||
| Introduction | October 9, 2006 (announced) February, 2007 (launched) | ||||||
| General Specs | |||||||
| Family | OCTEON Plus | ||||||
| Series | CN58xx | ||||||
| Frequency | 600 MHz | ||||||
| Microarchitecture | |||||||
| ISA | MIPS64 (MIPS) | ||||||
| Microarchitecture | cnMIPS | ||||||
| Process | 90 nm | ||||||
| Technology | CMOS | ||||||
| Word Size | 64 bit | ||||||
| Cores | 4 | ||||||
| Threads | 4 | ||||||
| Multiprocessing | |||||||
| Max SMP | 1-Way (Uniprocessor) | ||||||
| Electrical | |||||||
| Power dissipation | 15 W | ||||||
| Packaging | |||||||
| |||||||
CN5830-600 NSP is a 64-bit quad-core MIPS network service microprocessor (NSP) designed by Cavium and introduced in 2007. This processor, which incorporates four cnMIPS cores, operates at 600 MHz and supports up to DDR2-800 ECC memory. This MPU includes a number of hardware accelerators specifically for improving the performance network services software such as encryption, RegEx, compression/decompression, and TCP acceleration.
Contents
Cache[edit]
- Main article: cnMIPS § Cache
|
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||
|
|||||||||||||||||||||||||
Memory controller[edit]
|
Integrated Memory Controller
|
||||||||||||||
|
||||||||||||||
Expansions[edit]
|
Expansion Options
|
||||||||||||||||
|
||||||||||||||||
Networking[edit]
|
Networking
|
||||||||
|
||||||||
Hardware Accelerators[edit]
[Edit/Modify Accelerators Info]
|
Hardware Accelerators
|
||||||||||||||||||||||||
|
||||||||||||||||||||||||
Block diagram[edit]
Datasheet[edit]
Facts about "CN5830-600 NSP - Cavium"