From WikiChip
Difference between revisions of "amd/athlon mp/amsn2000dut3c"
< amd‎ | athlon mp

m (Bot: Automated text replacement (-\| electrical += Yes +))
m (Bot: switching template from {{mpu}} to a more generic {{chip}})
 
(One intermediate revision by the same user not shown)
Line 1: Line 1:
 
{{amd title|Athlon MP 2000+}}
 
{{amd title|Athlon MP 2000+}}
{{mpu
+
{{chip
 
| name                = AMD Athlon MP 2000+
 
| name                = AMD Athlon MP 2000+
 
| no image            = yes
 
| no image            = yes
Line 111: Line 111:
 
|avx=No
 
|avx=No
 
|avx2=No
 
|avx2=No
|avx512=No
+
 
 
|abm=No
 
|abm=No
 
|tbm=No
 
|tbm=No

Latest revision as of 14:20, 13 December 2017

Edit Values
AMD Athlon MP 2000+
General Info
DesignerAMD
ManufacturerAMD
Model NumberAthlon MP 2000+
Part NumberAMSN2000DUT3C
MarketServer
IntroductionAugust 27, 2002 (announced)
August 27, 2002 (launched)
ShopAmazon
General Specs
FamilyAthlon MP
LockedYes
Frequency1,667 MHz
Bus typeFSB
Bus speed133 MHz
Bus rate266 MT/s
Clock multiplier12.5
CPUID680, 681
Microarchitecture
MicroarchitectureK7
PlatformAthlon MP
ChipsetAMD-760MP
Core NameThoroughbred
Core Family6
Core Model8
Core Stepping0, 1
Process130 nm
Transistors37,200,000
TechnologyCMOS
Die85 mm²
Word Size32 bit
Cores1
Threads1
Max Memory4 GiB
Multiprocessing
Max SMP2-Way (Multiprocessor)
Electrical
Vcore1.6 V
TDP58.2 W
TDP (Typical)52.8 W
Tjunction0 °C – 90 °C
Tcase0 °C – 90 °C
Tstorage-40 °C – 100 °C
Packaging
PackageOPGA-453 (PGA)
Dimension49.53 mm x 49.53 mm x 1.942 mm
Pitch1.27 mm
Pins453
InterconnectSocket A (PGA-462)

The Athlon MP 2000+ (OPN AMSN2000DUT3C) based on the Thoroughbred core was a 32-bit x86 multiprocessor developed by AMD and introduced in late 2002 for the server and workstation market. This MPU operated at 1.6 GHz with a FSB transfer rate of 266 MT/s (x12.5 multiplier), was manufactured on a newer 130 nm copper processor technology in Fab 30 in Dresden, Germany.

Cache[edit]

Main article: K7 § Cache

[Edit/Modify Cache Info]

hierarchy icon.svg
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory.

The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC.

Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies.

Note: All units are in kibibytes and mebibytes.
L1$128 KiB
131,072 B
0.125 MiB
L1I$64 KiB
65,536 B
0.0625 MiB
1x64 KiB2-way set associative 
L1D$64 KiB
65,536 B
0.0625 MiB
1x64 KiB2-way set associative 

L2$256 KiB
0.25 MiB
262,144 B
2.441406e-4 GiB
  1x256 KiB16-way set associative 

Graphics[edit]

This MPU has no integrated graphics processing unit.

Features[edit]

[Edit/Modify Supported Features]

Cog-icon-grey.svg
Supported x86 Extensions & Processor Features
MMXMMX Extension
EMMXExtended MMX Extension
3DNow!3DNow! Extension
E3DNow!Extended 3DNow! Extension
SSEStreaming SIMD Extensions
x86-1616-bit x86
x86-3232-bit x86
RealReal Mode
ProtectedProtected Mode
SMMSystem Management Mode
FPUIntegrated x87 FPU
SmartMPSmartMP Technology
  • Advanced Configuration and Power Interface
    • Halt State
    • Stop Grant State

Documents[edit]

Datasheets[edit]

Others[edit]

Facts about "Athlon MP 2000+ - AMD"
has amd smartmp technologytrue +
has featureSmartMP Technology +, ACPI +, Halt State + and Stop Grant State +
has multiprocessing supporttrue +
l1$ size128 KiB (131,072 B, 0.125 MiB) +
l1d$ description2-way set associative +
l1d$ size64 KiB (65,536 B, 0.0625 MiB) +
l1i$ description2-way set associative +
l1i$ size64 KiB (65,536 B, 0.0625 MiB) +
l2$ description16-way set associative +
l2$ size0.25 MiB (256 KiB, 262,144 B, 2.441406e-4 GiB) +