From WikiChip
Difference between revisions of "amd/epyc/7501"
(→Memory controller) |
(Replaced package module by package name.) |
||
(11 intermediate revisions by 5 users not shown) | |||
Line 1: | Line 1: | ||
{{amd title|EPYC 7501}} | {{amd title|EPYC 7501}} | ||
− | {{ | + | {{chip |
− | |||
|name=EPYC 7501 | |name=EPYC 7501 | ||
|no image=Yes | |no image=Yes | ||
Line 10: | Line 9: | ||
|market=Server | |market=Server | ||
|first announced=June 20, 2017 | |first announced=June 20, 2017 | ||
+ | |first launched=June 20, 2017 | ||
+ | |release price=$3,400 | ||
|family=EPYC | |family=EPYC | ||
|series=7000 | |series=7000 | ||
Line 46: | Line 47: | ||
|turbo frequency31=2,600 MHz | |turbo frequency31=2,600 MHz | ||
|turbo frequency32=2,600 MHz | |turbo frequency32=2,600 MHz | ||
− | |||
− | |||
|clock multiplier=20 | |clock multiplier=20 | ||
|isa=x86-64 | |isa=x86-64 | ||
Line 55: | Line 54: | ||
|core family=23 | |core family=23 | ||
|core model=1 | |core model=1 | ||
− | |core stepping= | + | |core stepping=B2 |
|process=14 nm | |process=14 nm | ||
|transistors=19,200,000,000 | |transistors=19,200,000,000 | ||
|technology=CMOS | |technology=CMOS | ||
− | |die area= | + | |die area=213 mm² |
− | |||
− | |||
|mcp=Yes | |mcp=Yes | ||
|die count=4 | |die count=4 | ||
Line 71: | Line 68: | ||
|tdp=155 W | |tdp=155 W | ||
|tdp 2=170 W | |tdp 2=170 W | ||
− | |package | + | |tcase min=0 °C |
+ | |tcase max=85 °C | ||
+ | |package name 1=amd,socket_sp3 | ||
}} | }} | ||
'''EPYC 7501''' is a dual-socket {{arch|64}} [[32-core]] [[x86]] enterprise server microprocessor introduced by [[AMD]] in mid-[[2017]]. This processor is based on the {{amd|Zen|l=arch}} microarchitecture and is manufactured on a [[14 nm process]]. The 7501 has a base frequency of 2 GHz with a turbo frequency of 3 GHz for up to 12 active cores. This chip has a TDP of 170 W and supports up to 2 TiB of octa-channel DDR4-2666 ECC memory per socket. The TDP is slightly lower at 155 W if DDR4-2400 is used instead. | '''EPYC 7501''' is a dual-socket {{arch|64}} [[32-core]] [[x86]] enterprise server microprocessor introduced by [[AMD]] in mid-[[2017]]. This processor is based on the {{amd|Zen|l=arch}} microarchitecture and is manufactured on a [[14 nm process]]. The 7501 has a base frequency of 2 GHz with a turbo frequency of 3 GHz for up to 12 active cores. This chip has a TDP of 170 W and supports up to 2 TiB of octa-channel DDR4-2666 ECC memory per socket. The TDP is slightly lower at 155 W if DDR4-2400 is used instead. | ||
Line 156: | Line 155: | ||
|avx=Yes | |avx=Yes | ||
|avx2=Yes | |avx2=Yes | ||
− | + | ||
|abm=Yes | |abm=Yes | ||
|tbm=No | |tbm=No | ||
Line 201: | Line 200: | ||
|amdvi=Yes | |amdvi=Yes | ||
|amdv=Yes | |amdv=Yes | ||
+ | |amdsme=Yes | ||
+ | |amdtsme=Yes | ||
+ | |amdsev=Yes | ||
|rvi=No | |rvi=No | ||
|smt=Yes | |smt=Yes |
Latest revision as of 11:30, 18 March 2023
Edit Values | |
EPYC 7501 | |
General Info | |
Designer | AMD |
Manufacturer | GlobalFoundries |
Model Number | 7501 |
Part Number | PS7501BEVIHAF |
Market | Server |
Introduction | June 20, 2017 (announced) June 20, 2017 (launched) |
Release Price | $3,400 |
Shop | Amazon |
General Specs | |
Family | EPYC |
Series | 7000 |
Locked | No |
Frequency | 2,000 MHz |
Turbo Frequency | 3,000 MHz (1 core), 3,000 MHz (2 cores), 3,000 MHz (3 cores), 3,000 MHz (4 cores), 3,000 MHz (5 cores), 3,000 MHz (6 cores), 3,000 MHz (7 cores), 3,000 MHz (8 cores), 3,000 MHz (9 cores), 3,000 MHz (10 cores), 3,000 MHz (11 cores), 3,000 MHz (12 cores), 2,600 MHz (13 cores), 2,600 MHz (14 cores), 2,600 MHz (15 cores), 2,600 MHz (16 cores), 2,600 MHz (17 cores), 2,600 MHz (18 cores), 2,600 MHz (19 cores), 2,600 MHz (20 cores), 2,600 MHz (21 cores), 2,600 MHz (22 cores), 2,600 MHz (23 cores), 2,600 MHz (24 cores), 2,600 MHz (25 cores), 2,600 MHz (26 cores), 2,600 MHz (27 cores), 2,600 MHz (28 cores), 2,600 MHz (29 cores), 2,600 MHz (30 cores), 2,600 MHz (31 cores), 2,600 MHz (32 cores) |
Clock multiplier | 20 |
Microarchitecture | |
ISA | x86-64 (x86) |
Microarchitecture | Zen |
Core Name | Naples |
Core Family | 23 |
Core Model | 1 |
Core Stepping | B2 |
Process | 14 nm |
Transistors | 19,200,000,000 |
Technology | CMOS |
Die | 213 mm² |
MCP | Yes (4 dies) |
Word Size | 64 bit |
Cores | 32 |
Threads | 64 |
Max Memory | 2 TiB |
Multiprocessing | |
Max SMP | 2-Way (Multiprocessor) |
Electrical | |
TDP | 155 W, 170 W |
Tcase | 0 °C – 85 °C |
Packaging | |
Package | SP3, FCLGA-4094 (FC-OLGA) |
Dimension | 75.4 mm × 58.5 mm × 6.26 mm |
Pitch | 0.87 mm × 1 mm |
Contacts | 4094 |
Socket | SP3, LGA-4094 |
EPYC 7501 is a dual-socket 64-bit 32-core x86 enterprise server microprocessor introduced by AMD in mid-2017. This processor is based on the Zen microarchitecture and is manufactured on a 14 nm process. The 7501 has a base frequency of 2 GHz with a turbo frequency of 3 GHz for up to 12 active cores. This chip has a TDP of 170 W and supports up to 2 TiB of octa-channel DDR4-2666 ECC memory per socket. The TDP is slightly lower at 155 W if DDR4-2400 is used instead.
Contents
Cache[edit]
- Main article: Zen § Cache
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
Memory controller[edit]
Integrated Memory Controller
|
||||||||||||||
|
In a dual-socket configuration, the maximum supported memory doubles to 4 TiB along with the maximum theoretical bandwidth of 317.9 GiB/s.
Expansions[edit]
The EPYC 7501 has 128 Gen 3 PCIe lanes.
Expansion Options
|
||||||||
|
Features[edit]
[Edit/Modify Supported Features]
Facts about "EPYC 7501 - AMD"
Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki. | EPYC 7501 - AMD#io + |
has advanced vector extensions | true + |
has advanced vector extensions 2 | true + |
has amd amd-v technology | true + |
has amd amd-vi technology | true + |
has amd sensemi technology | true + |
has ecc memory support | true + |
has feature | Advanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Encryption Standard Instruction Set Extension + and SenseMI Technology + |
has simultaneous multithreading | true + |
has x86 advanced encryption standard instruction set extension | true + |
l1$ size | 3,072 KiB (3,145,728 B, 3 MiB) + |
l1d$ description | 8-way set associative + |
l1d$ size | 1,024 KiB (1,048,576 B, 1 MiB) + |
l1i$ description | 4-way set associative + |
l1i$ size | 2,048 KiB (2,097,152 B, 2 MiB) + |
l2$ description | 8-way set associative + |
l2$ size | 16 MiB (16,384 KiB, 16,777,216 B, 0.0156 GiB) + |
l3$ description | 16-way set associative + |
l3$ size | 64 MiB (65,536 KiB, 67,108,864 B, 0.0625 GiB) + |
max memory bandwidth | 158.95 GiB/s (162,764.8 MiB/s, 170.671 GB/s, 170,671.263 MB/s, 0.155 TiB/s, 0.171 TB/s) + |
max memory channels | 8 + |
max pcie lanes | 128 + |
supported memory type | DDR4-2666 + and DDR4-2400 + |