From WikiChip
Difference between revisions of "amd/epyc/7401p"
(Replaced package module by package name.) |
|||
(24 intermediate revisions by 5 users not shown) | |||
Line 1: | Line 1: | ||
{{amd title|EPYC 7401P}} | {{amd title|EPYC 7401P}} | ||
− | {{ | + | {{chip |
|name=EPYC 7401P | |name=EPYC 7401P | ||
|no image=Yes | |no image=Yes | ||
Line 6: | Line 6: | ||
|manufacturer=GlobalFoundries | |manufacturer=GlobalFoundries | ||
|model number=7401P | |model number=7401P | ||
+ | |part number=PS740PBEVHCAF | ||
|market=Server | |market=Server | ||
|first announced=June 20, 2017 | |first announced=June 20, 2017 | ||
+ | |first launched=June 20, 2017 | ||
+ | |release price=$1,075 | ||
|family=EPYC | |family=EPYC | ||
|series=7000 | |series=7000 | ||
Line 13: | Line 16: | ||
|frequency=2,000 MHz | |frequency=2,000 MHz | ||
|turbo frequency1=3,000 MHz | |turbo frequency1=3,000 MHz | ||
− | | | + | |turbo frequency2=3,000 MHz |
− | | | + | |turbo frequency3=3,000 MHz |
+ | |turbo frequency4=3,000 MHz | ||
+ | |turbo frequency5=3,000 MHz | ||
+ | |turbo frequency6=3,000 MHz | ||
+ | |turbo frequency7=3,000 MHz | ||
+ | |turbo frequency8=3,000 MHz | ||
+ | |turbo frequency9=3,000 MHz | ||
+ | |turbo frequency10=3,000 MHz | ||
+ | |turbo frequency11=3,000 MHz | ||
+ | |turbo frequency12=3,000 MHz | ||
+ | |turbo frequency13=2,800 MHz | ||
+ | |turbo frequency14=2,800 MHz | ||
+ | |turbo frequency15=2,800 MHz | ||
+ | |turbo frequency16=2,800 MHz | ||
+ | |turbo frequency17=2,800 MHz | ||
+ | |turbo frequency18=2,800 MHz | ||
+ | |turbo frequency19=2,800 MHz | ||
+ | |turbo frequency20=2,800 MHz | ||
+ | |turbo frequency21=2,800 MHz | ||
+ | |turbo frequency22=2,800 MHz | ||
+ | |turbo frequency23=2,800 MHz | ||
+ | |turbo frequency24=2,800 MHz | ||
|clock multiplier=20 | |clock multiplier=20 | ||
|isa=x86-64 | |isa=x86-64 | ||
Line 20: | Line 44: | ||
|microarch=Zen | |microarch=Zen | ||
|core name=Naples | |core name=Naples | ||
+ | |core family=23 | ||
+ | |core model=1 | ||
+ | |core stepping=B2 | ||
|process=14 nm | |process=14 nm | ||
|transistors=19,200,000,000 | |transistors=19,200,000,000 | ||
|technology=CMOS | |technology=CMOS | ||
− | |die area= | + | |die area=213 mm² |
− | |||
− | |||
|mcp=Yes | |mcp=Yes | ||
|die count=4 | |die count=4 | ||
Line 33: | Line 58: | ||
|max cpus=1 | |max cpus=1 | ||
|max memory=2 TiB | |max memory=2 TiB | ||
− | |package | + | |tdp=155 W |
+ | |tdp 2=170 W | ||
+ | |tcase min=0 °C | ||
+ | |tcase max=85 °C | ||
+ | |package name 1=amd,socket_sp3 | ||
}} | }} | ||
− | '''EPYC 7401P''' is a {{arch|64}} [[24-core]] [[x86]] enterprise server microprocessor introduced by [[AMD]] in mid-[[2017]]. This processor is based on the {{amd|Zen|l=arch}} microarchitecture and is manufactured on a [[14 nm process]]. The 7401P has a base frequency of 2 GHz with a turbo frequency of 3.0 GHz for | + | '''EPYC 7401P''' is a {{arch|64}} [[24-core]] [[x86]] enterprise server microprocessor introduced by [[AMD]] in mid-[[2017]]. This processor is based on the {{amd|Zen|l=arch}} microarchitecture and is manufactured on a [[14 nm process]]. The 7401P has a base frequency of 2 GHz with a turbo frequency of 3.0 GHz for up to 12 active cores. This chip has a TDP of 170W and supports up to 2 TiB of octa-channel DDR4-2666 ECC memory. The TDP is slightly lower at 155W if DDR4-2400 is used instead. |
Line 41: | Line 70: | ||
== Cache == | == Cache == | ||
− | {{main| | + | {{main|amd/microarchitectures/zen#Memory_Hierarchy|l1=Zen § Cache}} |
{{cache size | {{cache size | ||
− | |l1 cache= | + | |l1 cache=2.25 MiB |
− | |l1i cache=1 MiB | + | |l1i cache=1.5 MiB |
− | |l1i break= | + | |l1i break=24x64 KiB |
|l1i desc=4-way set associative | |l1i desc=4-way set associative | ||
− | |l1d cache= | + | |l1d cache=768 KiB |
− | |l1d break= | + | |l1d break=24x32 KiB |
|l1d desc=8-way set associative | |l1d desc=8-way set associative | ||
|l1d policy=write-back | |l1d policy=write-back | ||
− | |l2 cache= | + | |l2 cache=12 MiB |
− | |l2 break= | + | |l2 break=24x512 KiB |
|l2 desc=8-way set associative | |l2 desc=8-way set associative | ||
|l2 policy=write-back | |l2 policy=write-back | ||
Line 64: | Line 93: | ||
{{memory controller | {{memory controller | ||
|type=DDR4-2666 | |type=DDR4-2666 | ||
+ | |type 2=DDR4-2400 | ||
|ecc=Yes | |ecc=Yes | ||
|max mem=2 TiB | |max mem=2 TiB | ||
− | |controllers= | + | |controllers=8 |
|channels=8 | |channels=8 | ||
|max bandwidth=158.95 GiB/s | |max bandwidth=158.95 GiB/s | ||
Line 72: | Line 102: | ||
|bandwidth dchan=39.72 GiB/s | |bandwidth dchan=39.72 GiB/s | ||
|bandwidth qchan=79.47 GiB/s | |bandwidth qchan=79.47 GiB/s | ||
+ | |bandwidth ochan=158.95 GiB/s | ||
|bandwidth hchan=119.21 GiB/s | |bandwidth hchan=119.21 GiB/s | ||
− | | | + | }} |
+ | |||
+ | == Expansions == | ||
+ | The EPYC 7401P has 128 Gen 3 PCIe lanes. | ||
+ | {{expansions | ||
+ | | pcie revision = 3.0 | ||
+ | | pcie lanes = 128 | ||
+ | | pcie config = 8x16 | ||
+ | | pcie config 2 = 32x4 | ||
+ | | sata revision = | ||
+ | | sata ports = | ||
+ | | usb revision = | ||
+ | | usb revision 2 = | ||
+ | | usb ports = | ||
+ | | usb rate = | ||
+ | | uart = | ||
+ | | uart ports = | ||
+ | | gp io = | ||
}} | }} | ||
Line 97: | Line 145: | ||
|avx=Yes | |avx=Yes | ||
|avx2=Yes | |avx2=Yes | ||
− | + | ||
|abm=Yes | |abm=Yes | ||
|tbm=No | |tbm=No | ||
Line 142: | Line 190: | ||
|amdvi=Yes | |amdvi=Yes | ||
|amdv=Yes | |amdv=Yes | ||
+ | |amdsme=Yes | ||
+ | |amdtsme=Yes | ||
+ | |amdsev=Yes | ||
|rvi=No | |rvi=No | ||
|smt=Yes | |smt=Yes |
Latest revision as of 11:26, 18 March 2023
Edit Values | |
EPYC 7401P | |
General Info | |
Designer | AMD |
Manufacturer | GlobalFoundries |
Model Number | 7401P |
Part Number | PS740PBEVHCAF |
Market | Server |
Introduction | June 20, 2017 (announced) June 20, 2017 (launched) |
Release Price | $1,075 |
Shop | Amazon |
General Specs | |
Family | EPYC |
Series | 7000 |
Locked | No |
Frequency | 2,000 MHz |
Turbo Frequency | 3,000 MHz (1 core), 3,000 MHz (2 cores), 3,000 MHz (3 cores), 3,000 MHz (4 cores), 3,000 MHz (5 cores), 3,000 MHz (6 cores), 3,000 MHz (7 cores), 3,000 MHz (8 cores), 3,000 MHz (9 cores), 3,000 MHz (10 cores), 3,000 MHz (11 cores), 3,000 MHz (12 cores), 2,800 MHz (13 cores), 2,800 MHz (14 cores), 2,800 MHz (15 cores), 2,800 MHz (16 cores), 2,800 MHz (17 cores), 2,800 MHz (18 cores), 2,800 MHz (19 cores), 2,800 MHz (20 cores), 2,800 MHz (21 cores), 2,800 MHz (22 cores), 2,800 MHz (23 cores), 2,800 MHz (24 cores) |
Clock multiplier | 20 |
Microarchitecture | |
ISA | x86-64 (x86) |
Microarchitecture | Zen |
Core Name | Naples |
Core Family | 23 |
Core Model | 1 |
Core Stepping | B2 |
Process | 14 nm |
Transistors | 19,200,000,000 |
Technology | CMOS |
Die | 213 mm² |
MCP | Yes (4 dies) |
Word Size | 64 bit |
Cores | 24 |
Threads | 48 |
Max Memory | 2 TiB |
Multiprocessing | |
Max SMP | 1-Way (Uniprocessor) |
Electrical | |
TDP | 155 W, 170 W |
Tcase | 0 °C – 85 °C |
Packaging | |
Package | SP3, FCLGA-4094 (FC-OLGA) |
Dimension | 75.4 mm × 58.5 mm × 6.26 mm |
Pitch | 0.87 mm × 1 mm |
Contacts | 4094 |
Socket | SP3, LGA-4094 |
EPYC 7401P is a 64-bit 24-core x86 enterprise server microprocessor introduced by AMD in mid-2017. This processor is based on the Zen microarchitecture and is manufactured on a 14 nm process. The 7401P has a base frequency of 2 GHz with a turbo frequency of 3.0 GHz for up to 12 active cores. This chip has a TDP of 170W and supports up to 2 TiB of octa-channel DDR4-2666 ECC memory. The TDP is slightly lower at 155W if DDR4-2400 is used instead.
Contents
Cache[edit]
- Main article: Zen § Cache
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
Memory controller[edit]
Integrated Memory Controller
|
||||||||||||||
|
Expansions[edit]
The EPYC 7401P has 128 Gen 3 PCIe lanes.
Expansion Options
|
||||||||
|
Features[edit]
[Edit/Modify Supported Features]
Facts about "EPYC 7401P - AMD"
Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki. | EPYC 7401P - AMD#io + |
base frequency | 2,000 MHz (2 GHz, 2,000,000 kHz) + |
clock multiplier | 20 + |
core count | 24 + |
core family | 23 + |
core model | 1 + |
core name | Naples + |
core stepping | B2 + |
designer | AMD + |
die area | 213 mm² (0.33 in², 2.13 cm², 213,000,000 µm²) + |
die count | 4 + |
family | EPYC + |
first announced | June 20, 2017 + |
first launched | June 20, 2017 + |
full page name | amd/epyc/7401p + |
has advanced vector extensions | true + |
has advanced vector extensions 2 | true + |
has amd amd-v technology | true + |
has amd amd-vi technology | true + |
has amd secure encrypted virtualization technology | true + |
has amd secure memory encryption technology | true + |
has amd sensemi technology | true + |
has amd transparent secure memory encryption technology | true + |
has ecc memory support | true + |
has feature | Advanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Encryption Standard Instruction Set Extension + and SenseMI Technology + |
has locked clock multiplier | false + |
has simultaneous multithreading | true + |
has x86 advanced encryption standard instruction set extension | true + |
instance of | microprocessor + |
is multi-chip package | true + |
isa | x86-64 + |
isa family | x86 + |
l1$ size | 2,304 KiB (2,359,296 B, 2.25 MiB) + |
l1d$ description | 8-way set associative + |
l1d$ size | 768 KiB (786,432 B, 0.75 MiB) + |
l1i$ description | 4-way set associative + |
l1i$ size | 1,536 KiB (1,572,864 B, 1.5 MiB) + |
l2$ description | 8-way set associative + |
l2$ size | 12 MiB (12,288 KiB, 12,582,912 B, 0.0117 GiB) + |
l3$ description | 16-way set associative + |
l3$ size | 64 MiB (65,536 KiB, 67,108,864 B, 0.0625 GiB) + |
ldate | June 20, 2017 + |
manufacturer | GlobalFoundries + |
market segment | Server + |
max case temperature | 358.15 K (85 °C, 185 °F, 644.67 °R) + |
max cpu count | 1 + |
max memory | 2,097,152 MiB (2,147,483,648 KiB, 2,199,023,255,552 B, 2,048 GiB, 2 TiB) + |
max memory bandwidth | 158.95 GiB/s (162,764.8 MiB/s, 170.671 GB/s, 170,671.263 MB/s, 0.155 TiB/s, 0.171 TB/s) + |
max memory channels | 8 + |
max pcie lanes | 128 + |
microarchitecture | Zen + |
min case temperature | 273.15 K (0 °C, 32 °F, 491.67 °R) + |
model number | 7401P + |
name | EPYC 7401P + |
package | SP3 + and FCLGA-4094 + |
part number | PS740PBEVHCAF + |
process | 14 nm (0.014 μm, 1.4e-5 mm) + |
release price | $ 1,075.00 (€ 967.50, £ 870.75, ¥ 111,079.75) + |
series | 7000 + |
smp max ways | 1 + |
socket | SP3 + and LGA-4094 + |
supported memory type | DDR4-2666 + and DDR4-2400 + |
tdp | 155 W (155,000 mW, 0.208 hp, 0.155 kW) + and 170 W (170,000 mW, 0.228 hp, 0.17 kW) + |
technology | CMOS + |
thread count | 48 + |
transistor count | 19,200,000,000 + |
turbo frequency (10 cores) | 3,000 MHz (3 GHz, 3,000,000 kHz) + |
turbo frequency (11 cores) | 3,000 MHz (3 GHz, 3,000,000 kHz) + |
turbo frequency (12 cores) | 3,000 MHz (3 GHz, 3,000,000 kHz) + |
turbo frequency (13 cores) | 2,800 MHz (2.8 GHz, 2,800,000 kHz) + |
turbo frequency (14 cores) | 2,800 MHz (2.8 GHz, 2,800,000 kHz) + |
turbo frequency (15 cores) | 2,800 MHz (2.8 GHz, 2,800,000 kHz) + |
turbo frequency (16 cores) | 2,800 MHz (2.8 GHz, 2,800,000 kHz) + |
turbo frequency (17 cores) | 2,800 MHz + |
turbo frequency (18 cores) | 2,800 MHz + |
turbo frequency (19 cores) | 2,800 MHz + |
turbo frequency (1 core) | 3,000 MHz (3 GHz, 3,000,000 kHz) + |
turbo frequency (20 cores) | 2,800 MHz + |
turbo frequency (21 cores) | 2,800 MHz + |
turbo frequency (22 cores) | 2,800 MHz + |
turbo frequency (23 cores) | 2,800 MHz + |
turbo frequency (24 cores) | 2,800 MHz + |
turbo frequency (2 cores) | 3,000 MHz (3 GHz, 3,000,000 kHz) + |
turbo frequency (3 cores) | 3,000 MHz (3 GHz, 3,000,000 kHz) + |
turbo frequency (4 cores) | 3,000 MHz (3 GHz, 3,000,000 kHz) + |
turbo frequency (5 cores) | 3,000 MHz (3 GHz, 3,000,000 kHz) + |
turbo frequency (6 cores) | 3,000 MHz (3 GHz, 3,000,000 kHz) + |
turbo frequency (7 cores) | 3,000 MHz (3 GHz, 3,000,000 kHz) + |
turbo frequency (8 cores) | 3,000 MHz (3 GHz, 3,000,000 kHz) + |
turbo frequency (9 cores) | 3,000 MHz (3 GHz, 3,000,000 kHz) + |
word size | 64 bit (8 octets, 16 nibbles) + |