(→Graphics) |
m (Bot: moving all {{mpu}} to {{chip}}) |
||
(8 intermediate revisions by 2 users not shown) | |||
Line 1: | Line 1: | ||
{{intel title|Atom Z650}} | {{intel title|Atom Z650}} | ||
− | {{ | + | {{chip |
| name = Atom Z650 | | name = Atom Z650 | ||
− | + | | image = lincroft chips.png | |
− | | image = | + | | image size = 250px |
− | | image size = | ||
| caption = | | caption = | ||
| designer = Intel | | designer = Intel | ||
Line 10: | Line 9: | ||
| model number = Z650 | | model number = Z650 | ||
| part number = AY80609007296AA | | part number = AY80609007296AA | ||
− | |||
| part number 2 = | | part number 2 = | ||
| part number 3 = | | part number 3 = | ||
+ | | part number 4 = | ||
| s-spec = SLC2Q | | s-spec = SLC2Q | ||
| s-spec 2 = | | s-spec 2 = | ||
Line 59: | Line 58: | ||
| max memory = 2 GiB | | max memory = 2 GiB | ||
− | + | ||
| power = | | power = | ||
| average power = | | average power = | ||
Line 140: | Line 139: | ||
| max displays = 1 | | max displays = 1 | ||
| max memory = 256 MiB | | max memory = 256 MiB | ||
− | | frequency = | + | | frequency = 400 MHz |
| output lvds = Yes | | output lvds = Yes | ||
Line 180: | Line 179: | ||
|avx=No | |avx=No | ||
|avx2=No | |avx2=No | ||
− | + | ||
|abm=No | |abm=No | ||
|tbm=No | |tbm=No | ||
Line 197: | Line 196: | ||
|tbt2=No | |tbt2=No | ||
|tbmt3=No | |tbmt3=No | ||
− | |bpt= | + | |bpt=No |
|eist=Yes | |eist=Yes | ||
|sst=No | |sst=No | ||
Line 230: | Line 229: | ||
|xfr=No | |xfr=No | ||
}} | }} | ||
+ | |||
+ | == Die Shot == | ||
+ | {{see also|intel/microarchitectures/bonnell#Lincroft|l1=Bonnell § Lincroft Die}} | ||
+ | * [[45 nm process]] | ||
+ | |||
+ | [[File:lincroft oak trail die shot.png|500px]] | ||
+ | |||
+ | == Documents == | ||
+ | === Manuals === | ||
+ | * [[:File:atom-z670-z650-sm35-chipset-bios-appl-note.pdf|Atom Z670/Z650 with Intel SM35 Express Chipset-Based Platform BIOS Development Vendors and Contacts]], November 2011 | ||
+ | * [[:File:z670-z650-sm35-express-chipset-paper.pdf|Atom Processor Z670/Z650 and Intel SM35 Express Chipset Based Platform Video Decoding Results and Recommendations]], June 2012 |
Latest revision as of 15:15, 13 December 2017
Edit Values | |||||||||
Atom Z650 | |||||||||
General Info | |||||||||
Designer | Intel | ||||||||
Manufacturer | Intel | ||||||||
Model Number | Z650 | ||||||||
Part Number | AY80609007296AA | ||||||||
S-Spec | SLC2Q | ||||||||
Market | Mobile | ||||||||
Introduction | April 11, 2011 (announced) April 11, 2011 (launched) | ||||||||
End-of-life | February 05, 2013 (last order) May 07, 2013 (last shipment) | ||||||||
Shop | Amazon | ||||||||
General Specs | |||||||||
Family | Atom | ||||||||
Series | Z650 | ||||||||
Locked | Yes | ||||||||
Frequency | 1,200 MHz | ||||||||
Bus type | cDMI | ||||||||
Bus speed | 100 MHz | ||||||||
Bus rate | 400 MT/s | ||||||||
Clock multiplier | 8 | ||||||||
CPUID | 20661 | ||||||||
Microarchitecture | |||||||||
ISA | x86-32 (x86) | ||||||||
Microarchitecture | Bonnell | ||||||||
Platform | Oak Trail | ||||||||
Chipset | Langwell | ||||||||
Core Name | Lincroft | ||||||||
Core Family | 6 | ||||||||
Core Model | 38 | ||||||||
Core Stepping | 1 | ||||||||
Process | 45 nm | ||||||||
Technology | CMOS | ||||||||
Word Size | 32 bit | ||||||||
Cores | 1 | ||||||||
Threads | 2 | ||||||||
Max Memory | 2 GiB | ||||||||
Multiprocessing | |||||||||
Max SMP | 1-Way (Uniprocessor) | ||||||||
Electrical | |||||||||
Vcore | 0.7 V-1.15 V | ||||||||
TDP | 3 W | ||||||||
Tjunction | 0 °C – 90 °C | ||||||||
Tcase | 0 °C – 70 °C | ||||||||
Tstorage | -55 °C – 125 °C | ||||||||
Packaging | |||||||||
|
Atom Z650 is an ultra-low power 32-bit x86 system on a chip designed by Intel and introduced in mid-2011. The Z650, which is based on the Bonnell microarchitecture (Lincroft core), is fabricated on a 45 nm process. This SoC incorporates a single core operating at 1.2 GHz with a low frequency mode of 600 MHz. The chip has a TDP of 3 W and supporting up to a 2 GiB of single-channel DDR2-800 memory. Additionally, the Z650 incorporates a GMA 600 IGP operating at 400 MHz.
This chip communicates with the southbridge chipset (PCH MP30) over two buses: cDMI and cDVO. Both buses go from the SoC to the chipset. cDMI, which is used as the data interface link, operates at 100 MHz using a quad-pumped rate (i.e. 400 MT/s). That bus is composed of an 8-bit transmit and 8-bit receive. The cDVO, which is used as a unidirectional display data link is a quad-pumped 6-bit bus operating 200 MHz for a 800 MT/s effective rate. This model uses a AGTL+ signaling bus for this.
Contents
Cache[edit]
- Main article: Bonnell § Cache
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||
|
Memory controller[edit]
Integrated Memory Controller
|
||||||||||||||||||
|
Expansions[edit]
Expansion Options
|
||||||||||
|
Graphics[edit]
This chip incroporates the "GMA 600" integrated graphics which is actually a re-branded licensed Imagination PowerVR SGX 535 IGP.
Integrated Graphics Information
|
|||||||||||||||||||||||||||||||||||||||||||||||||||
|
- Supports hardware-accelerated HD video decode (MPEG4 part 2, H.264, WMV, and VC1)
- Supports hardware-accelerated HD video encode (MPEG4 part 2 and H.264)
Features[edit]
[Edit/Modify Supported Features]
Supported x86 Extensions & Processor Features
|
||||||||||||||||||||||||||||||||
|
Die Shot[edit]
- See also: Bonnell § Lincroft Die
Documents[edit]
Manuals[edit]
has ecc memory support | false + |
has feature | Hyper-Threading Technology +, Burst Performance Technology + and Enhanced SpeedStep Technology + |
has intel burst performance technology | true + |
has intel enhanced speedstep technology | true + |
has simultaneous multithreading | true + |
integrated gpu | PowerVR SGX535 + |
integrated gpu base frequency | 200 MHz (0.2 GHz, 200,000 KHz) + |
integrated gpu designer | Imagination Technologies + |
integrated gpu max memory | 256 MiB (262,144 KiB, 268,435,456 B, 0.25 GiB) + |
l1$ size | 56 KiB (57,344 B, 0.0547 MiB) + |
l1d$ description | 6-way set associative + |
l1d$ size | 24 KiB (24,576 B, 0.0234 MiB) + |
l1i$ description | 8-way set associative + |
l1i$ size | 32 KiB (32,768 B, 0.0313 MiB) + |
l2$ description | 8-way set associative + |
l2$ size | 0.5 MiB (512 KiB, 524,288 B, 4.882812e-4 GiB) + |
max memory bandwidth | 2.98 GiB/s (3,051.52 MiB/s, 3.2 GB/s, 3,199.751 MB/s, 0.00291 TiB/s, 0.0032 TB/s) + |
max memory channels | 1 + |
supported memory type | DDR-400 + and DDR2-800 + |