From WikiChip
Difference between revisions of "intel/xeon e5/e5-2650 v4"
(Created page with "{{intel title|Xeon E5-2650 v4}} {{mpu | name = Xeon E5-2650 v4 | no image = Yes | image = | image size = | caption...") |
(add the all core turbo frequency) |
||
| (15 intermediate revisions by 4 users not shown) | |||
| Line 1: | Line 1: | ||
{{intel title|Xeon E5-2650 v4}} | {{intel title|Xeon E5-2650 v4}} | ||
| − | {{ | + | {{chip |
| name = Xeon E5-2650 v4 | | name = Xeon E5-2650 v4 | ||
| no image = Yes | | no image = Yes | ||
| Line 10: | Line 10: | ||
| model number = E5-2650 v4 | | model number = E5-2650 v4 | ||
| part number = CM8066002031103 | | part number = CM8066002031103 | ||
| − | | part number | + | | part number 2 = BX80660E52650V4 |
| − | |||
| part number 3 = | | part number 3 = | ||
| + | | part number 4 = | ||
| market = Server | | market = Server | ||
| first announced = June 20, 2016 | | first announced = June 20, 2016 | ||
| Line 26: | Line 26: | ||
| turbo frequency = Yes | | turbo frequency = Yes | ||
| turbo frequency1 = 2,900 MHz | | turbo frequency1 = 2,900 MHz | ||
| − | | turbo frequency2 = | + | | turbo frequency2 = |
| + | | turbo frequency3 = | ||
| + | | turbo frequency4 = | ||
| + | | turbo frequency5 = | ||
| + | | turbo frequency6 = | ||
| + | | turbo frequency7 = | ||
| + | | turbo frequency8 = | ||
| + | | turbo frequency9 = | ||
| + | | turbo frequency10 = 2,500 MHz | ||
| + | | turbo frequency11 = 2,500 MHz | ||
| + | | turbo frequency12 = 2,500 MHz | ||
| bus type = QPI | | bus type = QPI | ||
| bus speed = 4,800 MHz | | bus speed = 4,800 MHz | ||
| Line 34: | Line 44: | ||
| s-spec = SR2N3 | | s-spec = SR2N3 | ||
| s-spec es = | | s-spec es = | ||
| − | | s-spec qs = | + | | s-spec qs = QK8Y |
| cpuid = 406F1 | | cpuid = 406F1 | ||
| + | | isa family = x86 | ||
| + | | isa = x86-64 | ||
| microarch = Broadwell | | microarch = Broadwell | ||
| platform = Grantley EP 2S | | platform = Grantley EP 2S | ||
| Line 42: | Line 54: | ||
| core name = Broadwell EP | | core name = Broadwell EP | ||
| core family = 6 | | core family = 6 | ||
| − | | core model = | + | | core model = 4F |
| core stepping = M0 | | core stepping = M0 | ||
| process = 14 nm | | process = 14 nm | ||
| Line 54: | Line 66: | ||
| max memory = 1,536 GiB | | max memory = 1,536 GiB | ||
| − | + | ||
| v core = 1.82 V | | v core = 1.82 V | ||
| v core tolerance = | | v core tolerance = | ||
| Line 84: | Line 96: | ||
}} | }} | ||
The '''Xeon E5-2650 v4''' is a {{arch|64}} [[dodeca-core]] [[x86]] microprocessor introduced by [[Intel]] in 2016. This server MPU is designed for advanced 2S environments (1U square form factor). Operating at 2.2 GHz with a {{intel|turbo boost}} frequency of 2.9 GHz for a single active core, this MPU has a TDP of 105 W and is manufactured on a [[14 nm process]] (based on {{intel|Broadwell|l=arch}}). | The '''Xeon E5-2650 v4''' is a {{arch|64}} [[dodeca-core]] [[x86]] microprocessor introduced by [[Intel]] in 2016. This server MPU is designed for advanced 2S environments (1U square form factor). Operating at 2.2 GHz with a {{intel|turbo boost}} frequency of 2.9 GHz for a single active core, this MPU has a TDP of 105 W and is manufactured on a [[14 nm process]] (based on {{intel|Broadwell|l=arch}}). | ||
| + | |||
| + | == Cache == | ||
| + | {{main|intel/microarchitectures/broadwell#Memory_Hierarchy|l1=Broadwell § Cache}} | ||
| + | {{cache info | ||
| + | |l1i cache=384 KiB | ||
| + | |l1i break=12x32 KiB | ||
| + | |l1i desc=8-way set associative | ||
| + | |l1i extra=(per core, write-back) | ||
| + | |l1d cache=384 KiB | ||
| + | |l1d break=12x32 KiB | ||
| + | |l1d desc=8-way set associative | ||
| + | |l1d extra=(per core, write-back) | ||
| + | |l2 cache=3 MiB | ||
| + | |l2 break=12x256 KiB | ||
| + | |l2 desc=8-way set associative | ||
| + | |l2 extra=(per core, write-back) | ||
| + | |l3 cache=30 MiB | ||
| + | |l3 break=12x2.5 MiB | ||
| + | |l3 desc=20-way set associative | ||
| + | |l3 extra=(shared, per core, write-back) | ||
| + | }} | ||
| + | |||
| + | == Graphics == | ||
| + | This microprocessor has no [[integrated graphics processing unit]]. | ||
| + | |||
| + | == Memory controller == | ||
| + | {{integrated memory controller | ||
| + | | type = DDR4-2400 | ||
| + | | controllers = 1 | ||
| + | | channels = 4 | ||
| + | | ecc support = Yes | ||
| + | | max bandwidth = 71.53 GiB/s | ||
| + | | bandwidth schan = 17.88 GiB/s | ||
| + | | bandwidth dchan = 35.76 GiB/s | ||
| + | | max memory = 1,536 GiB | ||
| + | | pae = 46 bit | ||
| + | }} | ||
| + | |||
| + | == Expansions == | ||
| + | {{expansions | ||
| + | | pcie revision = 3.0 | ||
| + | | pcie lanes = 40 | ||
| + | | pcie config = x4 | ||
| + | | pcie config 1 = x8 | ||
| + | | pcie config 2 = x16 | ||
| + | }} | ||
| + | |||
| + | == Features == | ||
| + | {{x86 features | ||
| + | | em64t = Yes | ||
| + | | nx = Yes | ||
| + | | txt = Yes | ||
| + | | tsx = Yes | ||
| + | | vpro = Yes | ||
| + | | ht = Yes | ||
| + | | tbt1 = | ||
| + | | tbt2 = Yes | ||
| + | | tbmt3 = | ||
| + | | bpt = | ||
| + | | vt-x = Yes | ||
| + | | vt-d = Yes | ||
| + | | ept = Yes | ||
| + | | mmx = Yes | ||
| + | | sse = Yes | ||
| + | | sse2 = Yes | ||
| + | | sse3 = Yes | ||
| + | | ssse3 = Yes | ||
| + | | sse4.1 = Yes | ||
| + | | sse4.2 = Yes | ||
| + | | aes = Yes | ||
| + | | pclmul = Yes | ||
| + | | avx = Yes | ||
| + | | avx2 = Yes | ||
| + | | bmi = Yes | ||
| + | | bmi1 = Yes | ||
| + | | bmi2 = Yes | ||
| + | | f16c = Yes | ||
| + | | fma3 = Yes | ||
| + | | mpx = | ||
| + | | sgx = | ||
| + | | eist = Yes | ||
| + | | secure key = Yes | ||
| + | | os guard = Yes | ||
| + | | intel at = | ||
| + | | intel ipt = | ||
| + | }} | ||
| + | |||
| + | == Benchmarks == | ||
| + | {{benchmarks main | ||
| + | | | ||
| + | {{benchmark entry|type=spec_cpu2017|test_link=https://www.spec.org/cpu2017/results/res2017q4/cpu2017-20171002-00075.html|test_timestamp=2017-10-03 11:47:03-0400|chip_count=2|core_count=24|copies_count=48|vendor=Inspur Corporation|system=Inspur NF5170M4 (Intel Xeon E5-2650 v4)|SPECrate2017_int_base=105|SPECrate2017_int_peak=112}} | ||
| + | }} | ||
Latest revision as of 21:36, 26 March 2023
| Edit Values | |
| Xeon E5-2650 v4 | |
| General Info | |
| Designer | Intel |
| Manufacturer | Intel |
| Model Number | E5-2650 v4 |
| Part Number | CM8066002031103, BX80660E52650V4 |
| S-Spec | SR2N3 QK8Y (QS) |
| Market | Server |
| Introduction | June 20, 2016 (announced) June 20, 2016 (launched) |
| Release Price | $1166.00 |
| Shop | Amazon |
| General Specs | |
| Family | Xeon E5 |
| Series | E5-2000 |
| Locked | Yes |
| Frequency | 2,200 MHz |
| Turbo Frequency | Yes |
| Turbo Frequency | 2,900 MHz (1 core), 2,500 MHz (10 cores), 2,500 MHz (11 cores), 2,500 MHz (12 cores) |
| Bus type | QPI |
| Bus speed | 4,800 MHz |
| Bus rate | 2 × 9.6 GT/s |
| Clock multiplier | 22 |
| CPUID | 406F1 |
| Microarchitecture | |
| ISA | x86-64 (x86) |
| Microarchitecture | Broadwell |
| Platform | Grantley EP 2S |
| Chipset | C610 Series |
| Core Name | Broadwell EP |
| Core Family | 6 |
| Core Model | 4F |
| Core Stepping | M0 |
| Process | 14 nm |
| Transistors | 4,700,000,000 |
| Technology | CMOS |
| Die | 306.18 mm² |
| Word Size | 64 bit |
| Cores | 12 |
| Threads | 24 |
| Max Memory | 1,536 GiB |
| Multiprocessing | |
| Max SMP | 2-Way (Multiprocessor) |
| Electrical | |
| Vcore | 1.82 V |
| VI/O | 1.2 V ± 3% |
| TDP | 105 W |
| Tcase | 0 °C – 80 °C |
| Tstorage | -25 °C – 125 °C |
The Xeon E5-2650 v4 is a 64-bit dodeca-core x86 microprocessor introduced by Intel in 2016. This server MPU is designed for advanced 2S environments (1U square form factor). Operating at 2.2 GHz with a turbo boost frequency of 2.9 GHz for a single active core, this MPU has a TDP of 105 W and is manufactured on a 14 nm process (based on Broadwell).
Cache[edit]
- Main article: Broadwell § Cache
| Cache Info [Edit Values] | ||
| L1I$ | 384 KiB 393,216 B 0.375 MiB |
12x32 KiB 8-way set associative (per core, write-back) |
| L1D$ | 384 KiB 393,216 B 0.375 MiB |
12x32 KiB 8-way set associative (per core, write-back) |
| L2$ | 3 MiB 3,072 KiB 3,145,728 B 0.00293 GiB |
12x256 KiB 8-way set associative (per core, write-back) |
| L3$ | 30 MiB 30,720 KiB 31,457,280 B 0.0293 GiB |
12x2.5 MiB 20-way set associative (shared, per core, write-back) |
Graphics[edit]
This microprocessor has no integrated graphics processing unit.
Memory controller[edit]
| Integrated Memory Controller | |
| Type | DDR4-2400 |
| Controllers | 1 |
| Channels | 4 |
| ECC Support | Yes |
| Max bandwidth | 71.53 GiB/s |
| Bandwidth (single) | 17.88 GiB/s |
| Bandwidth (dual) | 35.76 GiB/s |
| Max memory | 1,536 GiB |
| Physical Address Extensions | 46 bit |
Expansions[edit]
|
Expansion Options
|
||||||||
|
||||||||
Features[edit]
[Edit/Modify Supported Features]
|
Supported x86 Extensions & Processor Features
|
||||||||||||||||||||||||||||||||||||||||
|
||||||||||||||||||||||||||||||||||||||||
Benchmarks[edit]
Test: SPEC CPU2017
Tested: 2017-10-03 11:47:03-0400
Chips: 2, Cores: 24, Copies: 48
Vendor: Inspur Corporation
System: Inspur NF5170M4 (Intel Xeon E5-2650 v4)
Tested: 2017-10-03 11:47:03-0400
Chips: 2, Cores: 24, Copies: 48
System: Inspur NF5170M4 (Intel Xeon E5-2650 v4)
SPECrate2017_int_base: 105
SPECrate2017_int_peak: 112
Facts about "Xeon E5-2650 v4 - Intel"
| Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki. | Xeon E5-2650 v4 - Intel#io + and Xeon E5-2650 v4 - Intel + |
| base frequency | 2,200 MHz (2.2 GHz, 2,200,000 kHz) + |
| bus links | 2 + |
| bus rate | 9,600 MT/s (9.6 GT/s, 9,600,000 kT/s) + |
| bus speed | 4,800 MHz (4.8 GHz, 4,800,000 kHz) + |
| bus type | QPI + |
| chipset | C610 Series + |
| clock multiplier | 22 + |
| core count | 12 + |
| core family | 6 + |
| core model | 4F + |
| core name | Broadwell EP + |
| core stepping | M0 + |
| core voltage | 1.82 V (18.2 dV, 182 cV, 1,820 mV) + |
| cpuid | 406F1 + |
| designer | Intel + |
| die area | 306.18 mm² (0.475 in², 3.062 cm², 306,180,000 µm²) + |
| family | Xeon E5 + |
| first announced | June 20, 2016 + |
| first launched | June 20, 2016 + |
| full page name | intel/xeon e5/e5-2650 v4 + |
| has advanced vector extensions | true + |
| has advanced vector extensions 2 | true + |
| has extended page tables support | true + |
| has feature | Advanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Encryption Standard Instruction Set Extension +, Hyper-Threading Technology +, Turbo Boost Technology 2.0 +, Enhanced SpeedStep Technology +, Trusted Execution Technology +, Intel vPro Technology +, Extended Page Tables + and Transactional Synchronization Extensions + |
| has intel enhanced speedstep technology | true + |
| has intel trusted execution technology | true + |
| has intel turbo boost technology 2 0 | true + |
| has intel vpro technology | true + |
| has locked clock multiplier | true + |
| has second level address translation support | true + |
| has simultaneous multithreading | true + |
| has transactional synchronization extensions | true + |
| has x86 advanced encryption standard instruction set extension | true + |
| instance of | microprocessor + |
| io voltage | 1.2 V (12 dV, 120 cV, 1,200 mV) + |
| io voltage tolerance | 3% + |
| isa | x86-64 + |
| isa family | x86 + |
| l1d$ description | 8-way set associative + |
| l1d$ size | 384 KiB (393,216 B, 0.375 MiB) + |
| l1i$ description | 8-way set associative + |
| l1i$ size | 384 KiB (393,216 B, 0.375 MiB) + |
| l2$ description | 8-way set associative + |
| l2$ size | 3 MiB (3,072 KiB, 3,145,728 B, 0.00293 GiB) + |
| l3$ description | 20-way set associative + |
| l3$ size | 30 MiB (30,720 KiB, 31,457,280 B, 0.0293 GiB) + |
| ldate | June 20, 2016 + |
| manufacturer | Intel + |
| market segment | Server + |
| max case temperature | 353.15 K (80 °C, 176 °F, 635.67 °R) + |
| max cpu count | 2 + |
| max memory | 1,572,864 MiB (1,610,612,736 KiB, 1,649,267,441,664 B, 1,536 GiB, 1.5 TiB) + |
| max pcie lanes | 40 + |
| max storage temperature | 398.15 K (125 °C, 257 °F, 716.67 °R) + |
| microarchitecture | Broadwell + |
| min case temperature | 273.15 K (0 °C, 32 °F, 491.67 °R) + |
| min storage temperature | 248.15 K (-25 °C, -13 °F, 446.67 °R) + |
| model number | E5-2650 v4 + |
| name | Xeon E5-2650 v4 + |
| part number | CM8066002031103 + and BX80660E52650V4 + |
| platform | Grantley EP 2S + |
| process | 14 nm (0.014 μm, 1.4e-5 mm) + |
| release price | $ 1,166.00 (€ 1,049.40, £ 944.46, ¥ 120,482.78) + |
| s-spec | SR2N3 + |
| s-spec (qs) | QK8Y + |
| series | E5-2000 + |
| smp max ways | 2 + |
| tdp | 105 W (105,000 mW, 0.141 hp, 0.105 kW) + |
| technology | CMOS + |
| thread count | 24 + |
| transistor count | 4,700,000,000 + |
| turbo frequency (10 cores) | 2,500 MHz (2.5 GHz, 2,500,000 kHz) + |
| turbo frequency (11 cores) | 2,500 MHz (2.5 GHz, 2,500,000 kHz) + |
| turbo frequency (12 cores) | 2,500 MHz (2.5 GHz, 2,500,000 kHz) + |
| turbo frequency (1 core) | 2,900 MHz (2.9 GHz, 2,900,000 kHz) + |
| word size | 64 bit (8 octets, 16 nibbles) + |