From WikiChip
Difference between revisions of "amd/k6-iii-p/amd-k6-iii-400ack"
m (Bot: moving all {{mpu}} to {{chip}}) |
|||
(5 intermediate revisions by 3 users not shown) | |||
Line 1: | Line 1: | ||
{{amd title|AMD-K6-III/400ACK}} | {{amd title|AMD-K6-III/400ACK}} | ||
− | {{ | + | {{chip |
| name = AMD-K6-III/400ACK | | name = AMD-K6-III/400ACK | ||
| no image = No | | no image = No | ||
Line 10: | Line 10: | ||
| model number = AMD-K6-III/400ACK | | model number = AMD-K6-III/400ACK | ||
| part number = AMD-K6-III/400ACK | | part number = AMD-K6-III/400ACK | ||
− | |||
| part number 2 = | | part number 2 = | ||
| part number 3 = | | part number 3 = | ||
+ | | part number 4 = | ||
| market = Mobile | | market = Mobile | ||
| first announced = September 20, 1999 | | first announced = September 20, 1999 | ||
Line 44: | Line 44: | ||
| thread count = 1 | | thread count = 1 | ||
| max cpus = 1 | | max cpus = 1 | ||
− | | max memory = 4 | + | | max memory = 4 GiB |
+ | |||
− | |||
| power = 16 W | | power = 16 W | ||
| v core = 2.0 V | | v core = 2.0 V | ||
Line 80: | Line 80: | ||
== Cache == | == Cache == | ||
{{main|amd/microarchitectures/k6-iii#Memory_Hierarchy|l1=K6-III § Cache}} | {{main|amd/microarchitectures/k6-iii#Memory_Hierarchy|l1=K6-III § Cache}} | ||
− | [[L3$]] can be 512 | + | [[L3$]] can be 512 KiB to 2 MiB, depending on manufacturer and [[motherboard]] model. L3$ is off-chip. L2$ operated at full core speed. |
{{cache info | {{cache info | ||
− | |l1i cache=32 | + | |l1i cache=32 KiB |
− | |l1i break=1x32 | + | |l1i break=1x32 KiB |
|l1i desc=2-way set associative | |l1i desc=2-way set associative | ||
|l1i extra= | |l1i extra= | ||
− | |l1d cache=32 | + | |l1d cache=32 KiB |
− | |l1d break=1x32 | + | |l1d break=1x32 KiB |
|l1d desc=2-way set associative | |l1d desc=2-way set associative | ||
|l1d extra= | |l1d extra= | ||
− | |l2 cache=256 | + | |l2 cache=256 KiB |
− | |l2 break=1x256 | + | |l2 break=1x256 KiB |
|l2 desc=4-way set associative | |l2 desc=4-way set associative | ||
|l2 extra=(shared) | |l2 extra=(shared) | ||
Line 104: | Line 104: | ||
== Features == | == Features == | ||
− | {{ | + | {{x86 features |
| mmx = Yes | | mmx = Yes | ||
| emmx = Yes | | emmx = Yes |
Latest revision as of 15:09, 13 December 2017
Edit Values | |
AMD-K6-III/400ACK | |
General Info | |
Designer | AMD |
Manufacturer | AMD |
Model Number | AMD-K6-III/400ACK |
Part Number | AMD-K6-III/400ACK |
Market | Mobile |
Introduction | September 20, 1999 (announced) September 20, 1999 (launched) |
Shop | Amazon |
General Specs | |
Family | K6-III-P |
Series | K6-III Mobile |
Frequency | 399.999 MHz |
Bus type | FSB |
Bus speed | 99.99 MHz |
Bus rate | 99.99 MT/s |
Clock multiplier | 3.5 |
CPUID | 591 |
Microarchitecture | |
Microarchitecture | K6-III |
Platform | Super 7 |
Core Name | Sharptooth |
Core Family | 5 |
Core Model | 9 |
Core Stepping | 1 |
Process | 0.25 µm |
Transistors | 21,300,000 |
Technology | CMOS |
Die | 118 mm² |
Word Size | 32 bit |
Cores | 1 |
Threads | 1 |
Max Memory | 4 GiB |
Multiprocessing | |
Max SMP | 1-Way (Uniprocessor) |
Electrical | |
Power dissipation | 16 W |
Vcore | 2.0 V ± 0.1 V |
VI/O | 3.3675 V ± 7% |
Tcase | 0 °C – 80 °C |
Tstorage | -65 °C – 150 °C |
AMD-K6-III/400ACK is a 32-bit x86 mobile microprocessor designed by AMD and introduced in late 1999. This MPU which was manufactured on a 0.25 µm process, based on K6-III microarchitecture, operated at 400 MHz with a bus of 100 MHz. This MPU dissipated a maximum of 16 W with a typical power dissipation of 12.6 W.
Cache[edit]
- Main article: K6-III § Cache
L3$ can be 512 KiB to 2 MiB, depending on manufacturer and motherboard model. L3$ is off-chip. L2$ operated at full core speed.
Cache Info [Edit Values] | ||
L1I$ | 32 KiB 32,768 B 0.0313 MiB |
1x32 KiB 2-way set associative |
L1D$ | 32 KiB 32,768 B 0.0313 MiB |
1x32 KiB 2-way set associative |
L2$ | 256 KiB 0.25 MiB 262,144 B 2.441406e-4 GiB |
1x256 KiB 4-way set associative (shared) |
Graphics[edit]
This SoC has no integrated graphics processing unit.
Features[edit]
[Edit/Modify Supported Features]
Supported x86 Extensions & Processor Features
|
||||||||
|
- Auto-power down state
- Stop clock state
- Halt state
Facts about "AMD-K6-III/400ACK - AMD"
l1d$ description | 2-way set associative + |
l1i$ description | 2-way set associative + |
l2$ description | 4-way set associative + |