From WikiChip
Difference between revisions of "amd/k6-2/k6-2-500afx"
m (Bot: moving all {{mpu}} to {{chip}}) |
|||
(6 intermediate revisions by 3 users not shown) | |||
Line 1: | Line 1: | ||
{{amd title|K6-2/500AFX}} | {{amd title|K6-2/500AFX}} | ||
− | {{ | + | {{chip |
| name = K6-2/500AFX | | name = K6-2/500AFX | ||
| no image = | | no image = | ||
Line 9: | Line 9: | ||
| manufacturer = AMD | | manufacturer = AMD | ||
| model number = K6-2/500AFX | | model number = K6-2/500AFX | ||
− | | part number = K6-2/500AFX | + | | part number = AMD-K6-2/500AFX |
− | |||
| part number 2 = | | part number 2 = | ||
| part number 3 = | | part number 3 = | ||
+ | | part number 4 = | ||
| market = Desktop | | market = Desktop | ||
| first announced = February 26, 1999 | | first announced = February 26, 1999 | ||
Line 44: | Line 44: | ||
| thread count = 1 | | thread count = 1 | ||
| max cpus = 1 | | max cpus = 1 | ||
− | | max memory = 4 | + | | max memory = 4 GiB |
+ | |||
− | |||
| power = 20.7 W | | power = 20.7 W | ||
| v core = 2.2 V | | v core = 2.2 V | ||
Line 80: | Line 80: | ||
== Cache == | == Cache == | ||
{{main|amd/microarchitectures/k6-2#Memory_Hierarchy|l1=K6-2 § Cache}} | {{main|amd/microarchitectures/k6-2#Memory_Hierarchy|l1=K6-2 § Cache}} | ||
− | [[L2$]] can be 512 | + | [[L2$]] can be 512 KiB to 2 MiB, depending on manufacturer and [[motherboard]] model. L2$ is off-chip. |
{{cache info | {{cache info | ||
− | |l1i cache=32 | + | |l1i cache=32 KiB |
− | |l1i break=1x32 | + | |l1i break=1x32 KiB |
|l1i desc=2-way set associative | |l1i desc=2-way set associative | ||
|l1i extra= | |l1i extra= | ||
− | |l1d cache=32 | + | |l1d cache=32 KiB |
− | |l1d break=1x32 | + | |l1d break=1x32 KiB |
|l1d desc=2-way set associative | |l1d desc=2-way set associative | ||
|l1d extra= | |l1d extra= | ||
Line 104: | Line 104: | ||
== Features == | == Features == | ||
− | {{ | + | {{x86 features |
| mmx = true | | mmx = true | ||
| 3dnow = true | | 3dnow = true |
Latest revision as of 16:08, 13 December 2017
Edit Values | |
K6-2/500AFX | |
Week 10, 2000 | |
General Info | |
Designer | AMD |
Manufacturer | AMD |
Model Number | K6-2/500AFX |
Part Number | AMD-K6-2/500AFX |
Market | Desktop |
Introduction | February 26, 1999 (announced) March 11, 1999 (launched) |
Shop | Amazon |
General Specs | |
Family | K6-2 |
Series | K6-2 Desktop |
Frequency | 499.99 MHz |
Bus type | FSB |
Bus speed | 99.99 MHz |
Bus rate | 99.99 MT/s |
Clock multiplier | 5 |
CPUID | 58C |
Microarchitecture | |
Microarchitecture | K6-2 |
Platform | Super 7 |
Core Name | Chomper Extended |
Core Family | 5 |
Core Model | 8 |
Core Stepping | 12 |
Process | 0.25 µm |
Transistors | 9,300,000 |
Technology | CMOS |
Die | 81 mm² |
Word Size | 32 bit |
Cores | 1 |
Threads | 1 |
Max Memory | 4 GiB |
Multiprocessing | |
Max SMP | 1-Way (Uniprocessor) |
Electrical | |
Power dissipation | 20.7 W |
Vcore | 2.2 V ± 0.1 V |
VI/O | 3.3675 V ± 7% |
Tcase | 0 °C – 65 °C |
Tstorage | -65 °C – 150 °C |
K6-2/500AFX was a 32-bit x86 K6-2-based microprocessor designed and manufactured in 1999 by AMD. Manufactured using a 0.25 µm process, this MPU operated at 500 MHz with a FSB of 100 MHz consumed 20.7 W.
Cache[edit]
- Main article: K6-2 § Cache
L2$ can be 512 KiB to 2 MiB, depending on manufacturer and motherboard model. L2$ is off-chip.
Cache Info [Edit Values] | ||
L1I$ | 32 KiB 32,768 B 0.0313 MiB |
1x32 KiB 2-way set associative |
L1D$ | 32 KiB 32,768 B 0.0313 MiB |
1x32 KiB 2-way set associative |
Graphics[edit]
This SoC has no integrated graphics processing unit.
Features[edit]
[Edit/Modify Supported Features]
Supported x86 Extensions & Processor Features
|
||||
|
- Auto-power down state
- Stop clock state
Gallery[edit]
Documents[edit]
DataSheet[edit]
- AMD-K6-2 Processor Data Sheet; Publication #21850 Revision J/0, February 2000
Facts about "K6-2/500AFX - AMD"
l1d$ description | 2-way set associative + |
l1i$ description | 2-way set associative + |