From WikiChip
Difference between revisions of "intel/xeon e7/e7-4830"
(Created page with "{{intel title|Xeon E7-4830}} {{mpu | name = Xeon E7-4830 | no image = Yes | image = | image size = | caption =...") |
m (Bot: moving all {{mpu}} to {{chip}}) |
||
(16 intermediate revisions by 3 users not shown) | |||
Line 1: | Line 1: | ||
{{intel title|Xeon E7-4830}} | {{intel title|Xeon E7-4830}} | ||
− | {{ | + | {{chip |
| name = Xeon E7-4830 | | name = Xeon E7-4830 | ||
| no image = Yes | | no image = Yes | ||
Line 10: | Line 10: | ||
| model number = E7-4830 | | model number = E7-4830 | ||
| part number = AT80615007089AA | | part number = AT80615007089AA | ||
− | | part number | + | | part number 2 = BX80615E74830 |
− | |||
| part number 3 = | | part number 3 = | ||
+ | | part number 4 = | ||
| market = Server | | market = Server | ||
| first announced = April 5, 2011 | | first announced = April 5, 2011 | ||
Line 18: | Line 18: | ||
| last order = August 21, 2015 | | last order = August 21, 2015 | ||
| last shipment = February 5, 2016 | | last shipment = February 5, 2016 | ||
+ | | release price = $2059.00 | ||
| family = Xeon E7 | | family = Xeon E7 | ||
Line 24: | Line 25: | ||
| frequency = 2,133.33 MHz | | frequency = 2,133.33 MHz | ||
| turbo frequency = Yes | | turbo frequency = Yes | ||
− | | turbo frequency1 = | + | | turbo frequency1 = 2,399.66 MHz |
| turbo frequency2 = 2,399.66 MHz | | turbo frequency2 = 2,399.66 MHz | ||
− | | turbo frequency3 = | + | | turbo frequency3 = 2,266.33 MHz |
| turbo frequency4 = 2,266.33 MHz | | turbo frequency4 = 2,266.33 MHz | ||
− | | turbo frequency5 = | + | | turbo frequency5 = 2,266.33 MHz |
| turbo frequency6 = 2,266.33 MHz | | turbo frequency6 = 2,266.33 MHz | ||
− | | turbo frequency7 = | + | | turbo frequency7 = 2,266.33 MHz |
| turbo frequency8 = 2,266.33 MHz | | turbo frequency8 = 2,266.33 MHz | ||
| bus type = QPI | | bus type = QPI | ||
Line 41: | Line 42: | ||
| cpuid = 206F2 | | cpuid = 206F2 | ||
+ | | isa family = x86 | ||
+ | | isa = x86-64 | ||
| microarch = Westmere | | microarch = Westmere | ||
− | | platform = | + | | platform = Boxboro |
| chipset = Boxboro | | chipset = Boxboro | ||
| core name = Westmere EX | | core name = Westmere EX | ||
Line 56: | Line 59: | ||
| thread count = 16 | | thread count = 16 | ||
| max cpus = 4 | | max cpus = 4 | ||
− | | max memory = 2 | + | | max memory = 2 TiB |
+ | |||
− | |||
| v core = 1.35 V | | v core = 1.35 V | ||
| v core tolerance = | | v core tolerance = | ||
Line 76: | Line 79: | ||
| tstorage max = 85 °C | | tstorage max = 85 °C | ||
− | | | + | | package module 1 = {{packages/intel/lga-1567}} |
− | | | + | }} |
− | | | + | '''Xeon E7-4830''' is a {{arch|64}} octa-core [[x86]] data center microprocessor that supports up to 4 sockets. This first generation {{intel|Xeon E7}} processor, {{intel|Westmere|Westmere}}-based, operates at a base frequency of 2.13 GHz with {{intel|turbo boost technology|turbo}} frequency of 2.4 GHz for 2 active cores. This chip has a TDP of 105 W, supporting up to 4 channels of DDR3 with support of up to 2 TB of memory. |
− | | | + | |
− | | | + | == Cache == |
− | | | + | {{main|intel/microarchitectures/westmere#Memory_Hierarchy|l1=Westmere § Cache}} |
− | | | + | {{cache size |
− | | | + | |l1 cache = 512 KiB |
− | | | + | |l1i cache=256 KiB |
− | | | + | |l1i break=8x32 KiB |
+ | |l1i desc=4-way set associative | ||
+ | |l1i policy=write-back | ||
+ | |l1d cache=256 KiB | ||
+ | |l1d break=8x32 KiB | ||
+ | |l1d desc=8-way set associative | ||
+ | |l1d policy=write-back | ||
+ | |l2 cache=2 MiB | ||
+ | |l2 break=8x256 KiB | ||
+ | |l2 desc=8-way set associative | ||
+ | |l2 policy=write-back | ||
+ | |l3 cache=24 MiB | ||
+ | |l3 break=8x3 MiB | ||
+ | |l3 desc=16-way set associative | ||
+ | |l3 policy=write-back | ||
+ | }} | ||
+ | |||
+ | == Graphics == | ||
+ | This SoC has no integrated graphics processing unit. | ||
+ | |||
+ | == Memory controller == | ||
+ | {{memory controller | ||
+ | |type=DDR3-1066 | ||
+ | |ecc=Yes | ||
+ | |max mem=2 TiB | ||
+ | |controllers=1 | ||
+ | |channels=4 | ||
+ | |max bandwidth=31.77 GiB/s | ||
+ | |bandwidth schan=7.942 GiB/s | ||
+ | |bandwidth dchan=15.88 GiB/s | ||
+ | |bandwidth tchan=23.83 GiB/s | ||
+ | |bandwidth qchan=31.77 GiB/s | ||
+ | |pae=44 bit | ||
+ | }} | ||
+ | |||
+ | == Features == | ||
+ | {{x86 features | ||
+ | |real=Yes | ||
+ | |protected=Yes | ||
+ | |smm=Yes | ||
+ | |fpu=Yes | ||
+ | |x8616=Yes | ||
+ | |x8632=Yes | ||
+ | |x8664=Yes | ||
+ | |nx=Yes | ||
+ | |3dnow=No | ||
+ | |e3dnow=No | ||
+ | |mmx=Yes | ||
+ | |emmx=Yes | ||
+ | |sse=Yes | ||
+ | |sse2=Yes | ||
+ | |sse3=Yes | ||
+ | |ssse3=Yes | ||
+ | |sse41=Yes | ||
+ | |sse42=Yes | ||
+ | |sse4a=No | ||
+ | |avx=No | ||
+ | |avx2=No | ||
+ | |||
+ | |abm=No | ||
+ | |tbm=No | ||
+ | |bmi1=No | ||
+ | |bmi2=No | ||
+ | |fma3=No | ||
+ | |fma4=No | ||
+ | |aes=Yes | ||
+ | |rdrand=No | ||
+ | |sha=No | ||
+ | |xop=No | ||
+ | |adx=No | ||
+ | |clmul=No | ||
+ | |f16c=No | ||
+ | |tbt1=Yes | ||
+ | |tbt2=No | ||
+ | |tbmt3=No | ||
+ | |bpt=No | ||
+ | |eist=Yes | ||
+ | |flex=No | ||
+ | |fastmem=No | ||
+ | |isrt=No | ||
+ | |mwt=No | ||
+ | |sipp=No | ||
+ | |att=No | ||
+ | |ipt=No | ||
+ | |tsx=No | ||
+ | |txt=Yes | ||
+ | |ht=Yes | ||
+ | |vpro=No | ||
+ | |vtx=Yes | ||
+ | |vtd=Yes | ||
+ | |ept=Yes | ||
+ | |mpx=No | ||
+ | |sgx=No | ||
+ | |securekey=No | ||
+ | |osguard=No | ||
+ | |smartmp=No | ||
+ | |powernow=No | ||
+ | |amdv=No | ||
+ | |rvi=No | ||
}} | }} | ||
− |
Latest revision as of 15:28, 13 December 2017
Edit Values | ||||||||||||
Xeon E7-4830 | ||||||||||||
General Info | ||||||||||||
Designer | Intel | |||||||||||
Manufacturer | Intel | |||||||||||
Model Number | E7-4830 | |||||||||||
Part Number | AT80615007089AA, BX80615E74830 | |||||||||||
S-Spec | SLC3Q | |||||||||||
Market | Server | |||||||||||
Introduction | April 5, 2011 (announced) April 5, 2011 (launched) | |||||||||||
End-of-life | August 21, 2015 (last order) February 5, 2016 (last shipment) | |||||||||||
Release Price | $2059.00 | |||||||||||
Shop | Amazon | |||||||||||
General Specs | ||||||||||||
Family | Xeon E7 | |||||||||||
Series | E7-4800 | |||||||||||
Locked | Yes | |||||||||||
Frequency | 2,133.33 MHz | |||||||||||
Turbo Frequency | Yes | |||||||||||
Turbo Frequency | 2,399.66 MHz (1 core), 2,399.66 MHz (2 cores), 2,266.33 MHz (3 cores), 2,266.33 MHz (4 cores), 2,266.33 MHz (5 cores), 2,266.33 MHz (6 cores), 2,266.33 MHz (7 cores), 2,266.33 MHz (8 cores) | |||||||||||
Bus type | QPI | |||||||||||
Bus rate | 6.40 GT/s | |||||||||||
Clock multiplier | 16 | |||||||||||
CPUID | 206F2 | |||||||||||
Microarchitecture | ||||||||||||
ISA | x86-64 (x86) | |||||||||||
Microarchitecture | Westmere | |||||||||||
Platform | Boxboro | |||||||||||
Chipset | Boxboro | |||||||||||
Core Name | Westmere EX | |||||||||||
Core Family | 6 | |||||||||||
Core Model | 47 | |||||||||||
Core Stepping | A2 | |||||||||||
Process | 32 nm | |||||||||||
Transistors | 2,600,000,000 | |||||||||||
Technology | CMOS | |||||||||||
Die | 513 mm² | |||||||||||
Word Size | 64 bit | |||||||||||
Cores | 8 | |||||||||||
Threads | 16 | |||||||||||
Max Memory | 2 TiB | |||||||||||
Multiprocessing | ||||||||||||
Max SMP | 4-Way (Multiprocessor) | |||||||||||
Electrical | ||||||||||||
Vcore | 1.35 V | |||||||||||
TDP | 105 W | |||||||||||
Tcase | 5 °C – 64 °C | |||||||||||
Tstorage | -40 °C – 85 °C | |||||||||||
Packaging | ||||||||||||
|
Xeon E7-4830 is a 64-bit octa-core x86 data center microprocessor that supports up to 4 sockets. This first generation Xeon E7 processor, Westmere-based, operates at a base frequency of 2.13 GHz with turbo frequency of 2.4 GHz for 2 active cores. This chip has a TDP of 105 W, supporting up to 4 channels of DDR3 with support of up to 2 TB of memory.
Contents
Cache[edit]
- Main article: Westmere § Cache
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
Graphics[edit]
This SoC has no integrated graphics processing unit.
Memory controller[edit]
Integrated Memory Controller
|
||||||||||||||||
|
Features[edit]
[Edit/Modify Supported Features]
Supported x86 Extensions & Processor Features
|
||||||||||||||||||||||||||||||||||||||||||||||||
|
Facts about "Xeon E7-4830 - Intel"
l1d$ description | 8-way set associative + |
l1i$ description | 4-way set associative + |
l2$ description | 8-way set associative + |
l3$ description | 16-way set associative + |