From WikiChip
Difference between revisions of "amd/am486/am486dx4-100v8t"
< amd‎ | am486

m (Bot: switching template from {{mpu}} to a more generic {{chip}})
 
(6 intermediate revisions by 2 users not shown)
Line 1: Line 1:
 
{{amd title|Am486DX4-100V8T}}
 
{{amd title|Am486DX4-100V8T}}
{{mpu
+
{{chip
 
| name                = Am486DX4-100V8T
 
| name                = Am486DX4-100V8T
| no image            = Yes
 
 
| image              =  
 
| image              =  
 
| image size          =  
 
| image size          =  
Line 10: Line 9:
 
| model number        = Am486DX4-100V8T
 
| model number        = Am486DX4-100V8T
 
| part number        = A80486DX4-100V8T
 
| part number        = A80486DX4-100V8T
| part number 1      =
 
 
| part number 2      =  
 
| part number 2      =  
 
| part number 3      =  
 
| part number 3      =  
 +
| part number 4      =
 
| market              = Desktop
 
| market              = Desktop
 
| first announced    =  
 
| first announced    =  
Line 25: Line 24:
 
| bus type            = FSB
 
| bus type            = FSB
 
| bus speed          = 33 MHz
 
| bus speed          = 33 MHz
| bus rate            =  
+
| bus rate            = 33 MT/s
 
| clock multiplier    = 3
 
| clock multiplier    = 3
 
| cpuid              =  
 
| cpuid              =  
Line 46: Line 45:
 
| thread count        =  
 
| thread count        =  
 
| max cpus            = 1
 
| max cpus            = 1
| max memory          = 4 GB
+
| max memory          = 4 GiB
 
| max memory addr    =  
 
| max memory addr    =  
  
| electrical          = Yes
+
 
 
| power              =  
 
| power              =  
 
| v core              = 3.3 V
 
| v core              = 3.3 V
Line 82: Line 81:
 
{{main|intel/microarchitectures/80486#Memory_Hierarchy|l1=80486 § Cache}}
 
{{main|intel/microarchitectures/80486#Memory_Hierarchy|l1=80486 § Cache}}
 
{{cache info
 
{{cache info
|l1 cache=8 KB
+
|l1 cache=8 KiB
|l1 break=1x8 KB
+
|l1 break=1x8 KiB
 
|l1 desc=4-way set associative
 
|l1 desc=4-way set associative
 
|l1 extra=(unified, write-through policy)
 
|l1 extra=(unified, write-through policy)

Latest revision as of 14:19, 13 December 2017

Edit Values
Am486DX4-100V8T
no photo (ic).svg
General Info
DesignerAMD
ManufacturerAMD
Model NumberAm486DX4-100V8T
Part NumberA80486DX4-100V8T
MarketDesktop
Introduction1994 (launched)
ShopAmazon
General Specs
FamilyAm486
SeriesAm486DX4V
Frequency100 MHz
Bus typeFSB
Bus speed33 MHz
Bus rate33 MT/s
Clock multiplier3
Microarchitecture
Microarchitecture80486
Core Name486DX4V
Process500 nm
TechnologyCMOS
Word Size32 bit
Cores1
Max Memory4 GiB
Multiprocessing
Max SMP1-Way (Uniprocessor)
Electrical
Vcore3.3 V ± 0.3 V
OP Temperature0 °C – 85 °C

Am486DX2-100V8T was an 80486-compatible microprocessor introduced by AMD in 1994. This processor had a clock multiplier of 3 having base frequency of 100 MHz with a bus frequency of 33 MHz. This model was simply renamed from Am486DX4-100 to differentiate it from the Am486DX4-100V16B which is a similar model with a Write-Back cache policy and double the cache size.

Cache[edit]

Main article: 80486 § Cache
Cache Info [Edit Values]
L1$ 8 KiB
8,192 B
0.00781 MiB
1x8 KiB 4-way set associative (unified, write-through policy)

Graphics[edit]

This chip had no integrated graphics processing unit.

See also[edit]

Facts about "Am486DX4-100V8T - AMD"
l1$ description4-way set associative +