From WikiChip
Difference between revisions of "intel/xeon d/d-1577"
(→Features) |
|||
(18 intermediate revisions by 4 users not shown) | |||
Line 1: | Line 1: | ||
{{intel title|Xeon D-1577}} | {{intel title|Xeon D-1577}} | ||
− | {{ | + | {{chip |
− | | name | + | |name=Xeon D-1577 |
− | | image | + | |image=broadwell de (front).png |
− | | image | + | |back image=broadwell de (back).png |
− | | | + | |designer=Intel |
− | + | |manufacturer=Intel | |
− | | manufacturer | + | |model number=D-1577 |
− | | model number | + | |part number=GG8067402570503 |
− | | part number | + | |s-spec=SR2M2 |
− | | market | + | |market=Server |
− | | market 2 | + | |market 2=Embedded |
− | | first announced | + | |first announced=February 24, 2016 |
− | | first launched | + | |first launched=February 24, 2016 |
− | | | + | |release price (tray)=$1,176.00 |
− | | | + | |family=Xeon D |
+ | |series=D-1500 | ||
+ | |locked=Yes | ||
+ | |frequency=1,300 MHz | ||
+ | |turbo frequency1=2,100 MHz | ||
+ | |bus type=DMI 2.0 | ||
+ | |clock multiplier=13 | ||
+ | |isa=x86-64 | ||
+ | |isa family=x86 | ||
+ | |microarch=Broadwell | ||
+ | |platform=Grangeville | ||
+ | |core name=Broadwell DE | ||
+ | |core family=6 | ||
+ | |core model=6 | ||
+ | |core stepping=Y0 | ||
+ | |process=14 nm | ||
+ | |transistors=4,700,000,000 | ||
+ | |technology=CMOS | ||
+ | |die area=306.18 mm² | ||
+ | |word size=64 bit | ||
+ | |core count=16 | ||
+ | |thread count=32 | ||
+ | |max cpus=1 | ||
+ | |max memory=128 GiB | ||
+ | |tdp=45 W | ||
+ | |temp min=0 °C | ||
+ | |temp max=108 °C | ||
+ | |package name 1=intel,fcbga_1667 | ||
+ | }} | ||
+ | '''Xeon D-1577''' is a {{arch|64}} [[hexadeca-core]] [[x86]] microserver SoC introduced by [[Intel]] in early [[2016]]. The D-1577 is based on the {{intel|Broadwell|l=arch}} microarchitecture and is fabricated on their [[14 nm process]]. It operates at 1.3 GHz with a TDP of 45 W and a {{intel|turbo boost|turbo frequency}} of 2.1 GHz. This processor supports up to 128 GiB of dual-channel DDR4-2400 memory. | ||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
== Cache == | == Cache == | ||
− | {{main|intel/microarchitectures/broadwell#Memory_Hierarchy|l1=Broadwell § Cache}} | + | {{main|intel/microarchitectures/broadwell (server)#Memory_Hierarchy|l1=Broadwell § Cache}} |
− | {{cache | + | {{cache size |
− | |l1i cache=512 | + | |l1 cache=1 MiB |
− | |l1i break=16x32 | + | |l1i cache=512 KiB |
+ | |l1i break=16x32 KiB | ||
|l1i desc=8-way set associative | |l1i desc=8-way set associative | ||
− | + | |l1d cache=512 KiB | |
− | |l1d cache=512 | + | |l1d break=16x32 KiB |
− | |l1d break=16x32 | ||
|l1d desc=8-way set associative | |l1d desc=8-way set associative | ||
− | |l1d | + | |l1d policy=write-back |
− | |l2 cache=4 | + | |l2 cache=4 MiB |
− | |l2 break=16x256 | + | |l2 break=16x256 KiB |
|l2 desc=8-way set associative | |l2 desc=8-way set associative | ||
− | |l2 | + | |l2 policy=write-back |
− | |l3 cache=24 | + | |l3 cache=24 MiB |
− | |l3 break=16x1.5 | + | |l3 break=16x1.5 MiB |
− | |l3 desc= | + | |l3 desc=16-way set associative |
− | |l3 | + | |l3 policy=write-back |
}} | }} | ||
Line 91: | Line 71: | ||
== Memory controller == | == Memory controller == | ||
− | {{ | + | {{memory controller |
− | | type | + | |type=DDR4-2400 |
− | + | |ecc=Yes | |
− | + | |max mem=128 GiB | |
− | | | + | |controllers=1 |
− | | | + | |channels=2 |
− | | controllers | + | |max bandwidth=35.76 GiB/s |
− | | channels | + | |bandwidth schan=17.88 GiB/s |
− | + | |bandwidth dchan=35.76 GiB/s | |
− | | max bandwidth | ||
− | | bandwidth schan | ||
− | | bandwidth dchan | ||
− | |||
}} | }} | ||
== Expansions == | == Expansions == | ||
− | {{ | + | {{expansions main |
− | | | + | | |
− | | pcie revision | + | {{expansions entry |
− | | pcie lanes | + | |type=PCIe |
− | | pcie | + | |pcie revision=3.0 |
− | | pcie config | + | |pcie lanes=24 |
− | | pcie config | + | |pcie config=x16 |
− | | pcie config 2 | + | |pcie config 2=x8 |
− | | usb revision | + | |pcie config 3=x4 |
− | | usb revision 2 | + | }} |
− | | usb ports | + | {{expansions entry |
− | | | + | |type=PCIe |
− | | | + | |pcie revision=2.0 |
− | | | + | |pcie lanes=8 |
+ | |pcie config=x8 | ||
+ | |pcie config 2=x4 | ||
+ | }} | ||
+ | {{expansions entry | ||
+ | |type=USB | ||
+ | |usb revision=3.0 | ||
+ | |usb ports=4 | ||
+ | }} | ||
+ | {{expansions entry | ||
+ | |type=USB | ||
+ | |usb revision=2.0 | ||
+ | |usb ports=4 | ||
+ | }} | ||
+ | {{expansions entry | ||
+ | |type=SATA | ||
+ | |sata revision=3 | ||
+ | |sata ports=6 | ||
+ | }} | ||
}} | }} | ||
== Networking == | == Networking == | ||
− | {{ | + | {{network |
− | | | + | |eth opts=Yes |
− | | | + | |10ge=Yes |
− | | | + | |10ge ports=2 |
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
}} | }} | ||
== Features == | == Features == | ||
− | {{ | + | {{x86 features |
− | | | + | |real=Yes |
− | | | + | |protected=Yes |
− | | | + | |smm=Yes |
− | | | + | |fpu=Yes |
− | | | + | |x8616=Yes |
− | | | + | |x8632=Yes |
− | | | + | |x8664=Yes |
− | | | + | |nx=Yes |
− | | | + | |mmx=Yes |
− | | | + | |emmx=Yes |
− | | sse | + | |sse=Yes |
− | | sse2 | + | |sse2=Yes |
− | | sse3 | + | |sse3=Yes |
− | | ssse3 | + | |ssse3=Yes |
− | | | + | |sse41=Yes |
− | | | + | |sse42=Yes |
− | | | + | |sse4a=No |
− | | aes | + | |avx=Yes |
− | | | + | |avx2=Yes |
− | | | + | |avx512f=No |
− | | | + | |avx512cd=No |
− | | | + | |avx512er=No |
− | | | + | |avx512pf=No |
− | | | + | |avx512bw=No |
− | | | + | |avx512dq=No |
− | | sgx | + | |avx512vl=No |
− | | | + | |avx512ifma=No |
− | | secure key | + | |avx512vbmi=No |
− | | os guard | + | |avx5124fmaps=No |
+ | |avx512vnni=No | ||
+ | |avx5124vnniw=No | ||
+ | |avx512vpopcntdq=No | ||
+ | |abm=Yes | ||
+ | |tbm=No | ||
+ | |bmi1=Yes | ||
+ | |bmi2=Yes | ||
+ | |fma3=Yes | ||
+ | |fma4=No | ||
+ | |aes=Yes | ||
+ | |rdrand=Yes | ||
+ | |sha=No | ||
+ | |xop=No | ||
+ | |adx=Yes | ||
+ | |clmul=Yes | ||
+ | |f16c=Yes | ||
+ | |bfloat16=No | ||
+ | |tbt1=No | ||
+ | |tbt2=Yes | ||
+ | |tbmt3=No | ||
+ | |bpt=No | ||
+ | |eist=Yes | ||
+ | |sst=No | ||
+ | |flex=No | ||
+ | |fastmem=No | ||
+ | |ivmd=No | ||
+ | |intelnodecontroller=No | ||
+ | |intelnode=No | ||
+ | |kpt=No | ||
+ | |ptt=No | ||
+ | |intelrunsure=No | ||
+ | |mbe=No | ||
+ | |isrt=No | ||
+ | |sba=No | ||
+ | |mwt=No | ||
+ | |sipp=No | ||
+ | |att=No | ||
+ | |ipt=No | ||
+ | |tsx=Yes | ||
+ | |txt=Yes | ||
+ | |ht=Yes | ||
+ | |vpro=No | ||
+ | |vtx=Yes | ||
+ | |vtd=Yes | ||
+ | |ept=Yes | ||
+ | |mpx=No | ||
+ | |sgx=No | ||
+ | |securekey=Yes | ||
+ | |osguard=Yes | ||
+ | |intqat=No | ||
+ | |dlboost=No | ||
+ | |3dnow=No | ||
+ | |e3dnow=No | ||
+ | |smartmp=No | ||
+ | |powernow=No | ||
+ | |amdvi=No | ||
+ | |amdv=No | ||
+ | |amdsme=No | ||
+ | |amdtsme=No | ||
+ | |amdsev=No | ||
+ | |rvi=No | ||
+ | |smt=No | ||
+ | |sensemi=No | ||
+ | |xfr=No | ||
+ | |xfr2=No | ||
+ | |mxfr=No | ||
+ | |amdpb=No | ||
+ | |amdpb2=No | ||
+ | |amdpbod=No | ||
+ | |em64t=Yes | ||
+ | |vt-x=Yes | ||
+ | |vt-d=Yes | ||
+ | |sse4=Yes | ||
+ | |sse4_1=Yes | ||
+ | |sse4_2=Yes | ||
+ | |bmi=Yes | ||
+ | |secure key=Yes | ||
+ | |os guard=Yes | ||
}} | }} |
Latest revision as of 01:16, 1 April 2019
Edit Values | |
Xeon D-1577 | |
General Info | |
Designer | Intel |
Manufacturer | Intel |
Model Number | D-1577 |
Part Number | GG8067402570503 |
S-Spec | SR2M2 |
Market | Server, Embedded |
Introduction | February 24, 2016 (announced) February 24, 2016 (launched) |
Release Price | $1,176.00 (tray) |
Shop | Amazon |
General Specs | |
Family | Xeon D |
Series | D-1500 |
Locked | Yes |
Frequency | 1,300 MHz |
Turbo Frequency | 2,100 MHz (1 core) |
Bus type | DMI 2.0 |
Clock multiplier | 13 |
Microarchitecture | |
ISA | x86-64 (x86) |
Microarchitecture | Broadwell |
Platform | Grangeville |
Core Name | Broadwell DE |
Core Family | 6 |
Core Model | 6 |
Core Stepping | Y0 |
Process | 14 nm |
Transistors | 4,700,000,000 |
Technology | CMOS |
Die | 306.18 mm² |
Word Size | 64 bit |
Cores | 16 |
Threads | 32 |
Max Memory | 128 GiB |
Multiprocessing | |
Max SMP | 1-Way (Uniprocessor) |
Electrical | |
TDP | 45 W |
OP Temperature | 0 °C – 108 °C |
Packaging | |
Package | FCBGA-1667 (FCBGA) |
Dimension | 37.5 mm × 37.5 mm × 3.557 mm |
Pitch | 0.7 mm |
Contacts | 1667 |
Xeon D-1577 is a 64-bit hexadeca-core x86 microserver SoC introduced by Intel in early 2016. The D-1577 is based on the Broadwell microarchitecture and is fabricated on their 14 nm process. It operates at 1.3 GHz with a TDP of 45 W and a turbo frequency of 2.1 GHz. This processor supports up to 128 GiB of dual-channel DDR4-2400 memory.
Cache[edit]
- Main article: Broadwell § Cache
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
Graphics[edit]
This SoC has no integrated graphics processing unit.
Memory controller[edit]
Integrated Memory Controller
|
||||||||||||||
|
Expansions[edit]
Expansion Options |
||||||||||||||||||
|
Networking[edit]
Networking
|
||||
|
Features[edit]
[Edit/Modify Supported Features]
Facts about "Xeon D-1577 - Intel"
l1d$ description | 8-way set associative + |
l1i$ description | 8-way set associative + |
l2$ description | 8-way set associative + |
l3$ size | 24 MiB (24,576 KiB, 25,165,824 B, 0.0234 GiB) + |