From WikiChip
Difference between revisions of "intel/mobile pentium ii/400"
m (Bot: moving all {{mpu}} to {{chip}}) |
|||
(6 intermediate revisions by 3 users not shown) | |||
Line 1: | Line 1: | ||
{{intel title|Mobile Pentium II 400}} | {{intel title|Mobile Pentium II 400}} | ||
− | {{ | + | {{chip |
| name = Mobile Pentium II 400 | | name = Mobile Pentium II 400 | ||
| no image = Yes | | no image = Yes | ||
Line 29: | Line 29: | ||
| s-spec 3 = SL3JW | | s-spec 3 = SL3JW | ||
| s-spec es = | | s-spec es = | ||
− | | s-spec qs = | + | | s-spec qs = QB59 |
+ | | s-spec qs 2 = QB65 | ||
+ | | s-spec qs 3 = QC87 | ||
| cpuid = 066Ah | | cpuid = 066Ah | ||
| cpuid 2 = | | cpuid 2 = | ||
Line 52: | Line 54: | ||
| thread count = 1 | | thread count = 1 | ||
| max cpus = 1 | | max cpus = 1 | ||
− | | max memory = 64 | + | | max memory = 64 GiB |
+ | |||
− | |||
| power = | | power = | ||
| v core = 1.55 | | v core = 1.55 | ||
Line 81: | Line 83: | ||
The '''Mobile Pentium II 400''' is a {{arch|32}} [[x86]] microprocessor, part of the {{intel|Mobile Pentium II}} family, which operated at 400 MHz. This was the Pentium II Mobile family's highest performance processor. This processor had a TDP of 13.1 Watts. This chip was manufactured in [[250 nm process]] and includes a smaller 256 KB of [[L2$]] on-die. This is the only processor in the family to later be manufactured in [[180 nm]]. | The '''Mobile Pentium II 400''' is a {{arch|32}} [[x86]] microprocessor, part of the {{intel|Mobile Pentium II}} family, which operated at 400 MHz. This was the Pentium II Mobile family's highest performance processor. This processor had a TDP of 13.1 Watts. This chip was manufactured in [[250 nm process]] and includes a smaller 256 KB of [[L2$]] on-die. This is the only processor in the family to later be manufactured in [[180 nm]]. | ||
== Cache == | == Cache == | ||
− | {{main|intel/microarchitectures/p6#Memory_Hierarchy|l1=P6 | + | {{main|intel/microarchitectures/p6#Memory_Hierarchy|l1=P6 § Cache}} |
{{cache info | {{cache info | ||
− | |l1i cache=16 | + | |l1i cache=16 KiB |
− | |l1i break=1x16 | + | |l1i break=1x16 KiB |
|l1i desc=4-way set associative | |l1i desc=4-way set associative | ||
|l1i extra= | |l1i extra= | ||
− | |l1d cache=16 | + | |l1d cache=16 KiB |
− | |l1d break=1x16 | + | |l1d break=1x16 KiB |
|l1d desc=4-way set associative | |l1d desc=4-way set associative | ||
|l1d extra= | |l1d extra= | ||
− | |l2 cache=256 | + | |l2 cache=256 KiB |
− | |l2 break=1x256 | + | |l2 break=1x256 KiB |
|l2 desc=4-way set associative | |l2 desc=4-way set associative | ||
|l2 extra=(on-die) | |l2 extra=(on-die) | ||
Line 108: | Line 110: | ||
== Features == | == Features == | ||
− | {{ | + | {{x86 features |
| mmx = Yes | | mmx = Yes | ||
}} | }} |
Latest revision as of 15:25, 13 December 2017
Edit Values | |
Mobile Pentium II 400 | |
General Info | |
Designer | Intel |
Manufacturer | Intel |
Model Number | 400 |
Part Number | KP80524TX400256, PMG40002002AA |
S-Spec | SL3BW, SL3EM, SL3JW QB59 (QS), QB65 (QS), QC87 (QS) |
Market | Mobile |
Introduction | 1999 (announced) June 14, 1999 (launched) |
Shop | Amazon |
General Specs | |
Family | Mobile Pentium II |
Locked | Yes |
Frequency | 400 MHz |
Bus type | FSB |
Bus speed | 66 MHz |
Clock multiplier | 6 |
CPUID | 066Ah |
Microarchitecture | |
Microarchitecture | P6 |
Core Name | Dixon |
Core Family | 6 |
Core Model | 6 |
Core Stepping | mqpA1, mqbA1, mdxA0 |
Process | 250 nm, 180 nm |
Transistors | 27,400,000 |
Technology | CMOS |
Die | 180 mm² |
Word Size | 32 bit |
Cores | 1 |
Threads | 1 |
Max Memory | 64 GiB |
Multiprocessing | |
Max SMP | 1-Way (Uniprocessor) |
Electrical | |
Vcore | 1.55 |
TDP | 13.1 W |
OP Temperature | -40 °C – 85 °C |
The Mobile Pentium II 400 is a 32-bit x86 microprocessor, part of the Mobile Pentium II family, which operated at 400 MHz. This was the Pentium II Mobile family's highest performance processor. This processor had a TDP of 13.1 Watts. This chip was manufactured in 250 nm process and includes a smaller 256 KB of L2$ on-die. This is the only processor in the family to later be manufactured in 180 nm.
Contents
Cache[edit]
- Main article: P6 § Cache
Cache Info [Edit Values] | ||
L1I$ | 16 KiB 16,384 B 0.0156 MiB |
1x16 KiB 4-way set associative |
L1D$ | 16 KiB 16,384 B 0.0156 MiB |
1x16 KiB 4-way set associative |
L2$ | 256 KiB 0.25 MiB 262,144 B 2.441406e-4 GiB |
1x256 KiB 4-way set associative (on-die) |
Graphics[edit]
This processor has no integrated graphics processing unit.
Memory controller[edit]
This processor has no integrated memory controller.
Features[edit]
[Edit/Modify Supported Features]
Supported x86 Extensions & Processor Features
|
||
|
Facts about "Mobile Pentium II 400 - Intel"
l1d$ description | 4-way set associative + |
l1i$ description | 4-way set associative + |
l2$ description | 4-way set associative + |