From WikiChip
Difference between revisions of "intel/microarchitectures/cooper lake"
(Included the cancellation of Cooper Lake Whitely chips, removed Cascade Lake info, some background on Cooper Lake) |
|||
Line 5: | Line 5: | ||
|designer=Intel | |designer=Intel | ||
|manufacturer=Intel | |manufacturer=Intel | ||
− | |introduction= | + | |introduction=June 18, 2020 |
|process=14 nm | |process=14 nm | ||
|type=Superscalar | |type=Superscalar | ||
Line 67: | Line 67: | ||
|contemporary link=intel/microarchitectures/coffee lake | |contemporary link=intel/microarchitectures/coffee lake | ||
}} | }} | ||
− | '''Cooper Lake''' ('''CPL''') is [[Intel]]'s successor to {{\\|Cascade Lake}}, a [[14 nm]] [[microarchitecture]] for enthusiasts and servers | + | '''Cooper Lake''' ('''CPL''') is [[Intel]]'s successor to {{\\|Cascade Lake}}, a [[14 nm]] [[microarchitecture]] for enthusiasts and servers. |
− | + | Launched in mid-2020, Cooper Lake covers the 4-way and 8-way multiprocessing segments while {{\\|Ice Lake (Server)|Ice Lake}} serves the single and dual-socket segments. | |
+ | For scalable server class processors, Intel branded it as {{intel|Xeon Gold}} and {{intel|Xeon Platinum}}. | ||
== Codenames == | == Codenames == | ||
Line 97: | Line 98: | ||
== Architecture == | == Architecture == | ||
− | |||
=== Key changes from {{\\|Cascade Lake}} === | === Key changes from {{\\|Cascade Lake}} === | ||
+ | * SoC | ||
+ | ** 2x UPI links (6, up from 3) | ||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
* Memory | * Memory | ||
− | ** Higher | + | ** Higher data rate (3200 MT/s, up from 2933 MT/s) |
− | |||
** Optane DC DIMMs | ** Optane DC DIMMs | ||
*** Apache Pass '''→''' Barlow Pass | *** Apache Pass '''→''' Barlow Pass | ||
+ | |||
* Platform | * Platform | ||
− | + | ** {{intel|Walker Pass|l=platform}} '''→''' {{intel|Cedar Island|l=platform}} | |
− | ** {{intel|Walker Pass|l=platform}} '''→''' {{intel|Cedar Island|l=platform}} | + | |
* Packaging | * Packaging | ||
− | ** 4189-contact flip-chip LGA (up from 3647 contacts) | + | ** Socket-P+ |
+ | *** 4189-contact flip-chip LGA (up from 3647 contacts) | ||
{{expand list}} | {{expand list}} | ||
Revision as of 07:33, 18 June 2020
Edit Values | |
Cooper Lake µarch | |
General Info | |
Arch Type | CPU |
Designer | Intel |
Manufacturer | Intel |
Introduction | June 18, 2020 |
Process | 14 nm |
Pipeline | |
Type | Superscalar |
OoOE | Yes |
Speculative | Yes |
Reg Renaming | Yes |
Stages | 14-19 |
Instructions | |
ISA | x86-64 |
Extensions | MOVBE, MMX, SSE, SSE2, SSE3, SSSE3, SSE4.1, SSE4.2, POPCNT, AVX, AVX2, AES, PCLMUL, FSGSBASE, RDRND, FMA3, F16C, BMI, BMI2, VT-x, VT-d, TXT, TSX, RDSEED, ADCX, PREFETCHW, CLFLUSHOPT, XSAVE, SGX, MPX, AVX-512 |
Cache | |
L1I Cache | 32 KiB/core 8-way set associative |
L1D Cache | 32 KiB/core 8-way set associative |
L2 Cache | 1 MiB/core 16-way set associative |
L3 Cache | 1.375 MiB/core 11-way set associative |
Cores | |
Core Names | Cooper Lake X, Cooper Lake SP, Cooper Lake AP |
Succession | |
Contemporary | |
Coffee Lake |
Cooper Lake (CPL) is Intel's successor to Cascade Lake, a 14 nm microarchitecture for enthusiasts and servers.
Launched in mid-2020, Cooper Lake covers the 4-way and 8-way multiprocessing segments while Ice Lake serves the single and dual-socket segments.
For scalable server class processors, Intel branded it as Xeon Gold and Xeon Platinum.
Contents
Codenames
Core | Abbrev | Target |
---|---|---|
Cooper Lake X | CPL-X | High-end desktops & enthusiasts market |
Cooper Lake W | CPL-W | Enterprise/Business workstations |
Cooper Lake SP | CPL-SP | Server Scalable Processors |
Cooper Lake AP | CPL-AP | Server Advanced Processors |
Brands
![]() |
This section is empty; you can help add the missing info by editing this page. |
Release Dates
![](/w/images/thumb/9/93/intel-2019-investor-meeting-ice-lake-server-cooper-roadmap.png/300px-intel-2019-investor-meeting-ice-lake-server-cooper-roadmap.png)
Cooper Lake and Ice Lake roadmap.
Cooper Lake is expected to be released in the first half of 2020.
Process Technology
Cooper Lake is fabricated on Intel's 3rd generation enhanced 14nm++ process.
Architecture
Key changes from Cascade Lake
- SoC
- 2x UPI links (6, up from 3)
- Memory
- Higher data rate (3200 MT/s, up from 2933 MT/s)
- Optane DC DIMMs
- Apache Pass → Barlow Pass
- Platform
- Packaging
- Socket-P+
- 4189-contact flip-chip LGA (up from 3647 contacts)
- Socket-P+
This list is incomplete; you can help by expanding it.
New instructions
Cooper Lake introduced a number of new instructions:
- BFLOAT16 - A new data type for acceleration of AI workloads.
- AVX512 BF16 - AVX-512 Brain Float 16 extension
See also
Facts about "Cooper Lake - Microarchitectures - Intel"
codename | Cooper Lake + |
designer | Intel + |
first launched | June 18, 2020 + |
full page name | intel/microarchitectures/cooper lake + |
instance of | microarchitecture + |
instruction set architecture | x86-64 + |
manufacturer | Intel + |
microarchitecture type | CPU + |
name | Cooper Lake + |
pipeline stages (max) | 19 + |
pipeline stages (min) | 14 + |
process | 14 nm (0.014 μm, 1.4e-5 mm) + |